UPD70F3737GC-UEU-AX Renesas Electronics America, UPD70F3737GC-UEU-AX Datasheet - Page 492

no-image

UPD70F3737GC-UEU-AX

Manufacturer Part Number
UPD70F3737GC-UEU-AX
Description
MCU 32BIT V850ES/JX3-L 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3737GC-UEU-AX

Package / Case
*
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Speed
20MHz
Number Of I /o
84
Core Processor
RISC
Program Memory Type
FLASH
Ram Size
8K x 8
Program Memory Size
128KB (128K x 8)
Data Converters
A/D 12x10b, D/A 2x8b
Oscillator Type
Internal
Peripherals
DMA, LVD, PWM, WDT
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Core Size
32-Bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3737GC-UEU-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
15.7 Dedicated Baud Rate Generator
and generates a serial clock during transmission and reception with UARTAn. Regarding the serial clock, a dedicated
baud rate generator output can be selected for each channel.
492
The dedicated baud rate generator consists of a source clock selector block and an 8-bit programmable counter,
There is an 8-bit counter for transmission and another one for reception.
(1) Baud rate generator configuration
(a) Base clock
(b) Serial clock generation
Note Only UARTA0 is valid; setting UARTA1 and UARTA2 is prohibited.
Remarks 1. n = 0 to 2
When the UAnCTL0.UAnPWR bit is 1, the clock selected by the UAnCTL1.UAnCKS3 to
UAnCTL1.UAnCKS0 bits is supplied to the 8-bit counter. This clock is called the base clock (f
A serial clock can be generated by setting the UAnCTL1 register and the UAnCTL2 register (n = 0 to 2).
The base clock is selected by UAnCTL1.UAnCKS3 to UAnCTL1.UAnCKS0 bits.
The frequency division value for the 8-bit counter can be set using the UAnCTL2.UAnBRS7 to
UAnCTL2.UAnBRS0 bits.
ASCKA0
f
XX
f
f
f
XX
XX
XX
2. f
f
f
f
/1024
XX
XX
XX
f
f
f
/128
/256
/512
XX
XX
XX
/16
/32
/64
Note
f
f
XX
/2
/4
/8
XX
UCLK
:
: Base clock frequency
CHAPTER 15 ASYNCHRONOUS SERIAL INTERFACE A (UARTA)
UAnCKS3 to UAnCKS0
Main clock frequency
Figure 15-16. Configuration of Baud Rate Generator
UAnCTL1:
UAnPWR
Selector
Preliminary User’s Manual U18953EJ1V0UD
f
UAnPWR, UAnTXEn bus
UCLK
UAnBRS7 to UAnBRS0
Match detector
8-bit counter
UAnCTL2:
(or UAnRXE bit)
1/2
Baud rate
UCLK
).

Related parts for UPD70F3737GC-UEU-AX