UPD70F3737GC-UEU-AX Renesas Electronics America, UPD70F3737GC-UEU-AX Datasheet - Page 566

no-image

UPD70F3737GC-UEU-AX

Manufacturer Part Number
UPD70F3737GC-UEU-AX
Description
MCU 32BIT V850ES/JX3-L 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3737GC-UEU-AX

Package / Case
*
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Speed
20MHz
Number Of I /o
84
Core Processor
RISC
Program Memory Type
FLASH
Ram Size
8K x 8
Program Memory Size
128KB (128K x 8)
Data Converters
A/D 12x10b, D/A 2x8b
Oscillator Type
Internal
Peripherals
DMA, LVD, PWM, WDT
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Core Size
32-Bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3737GC-UEU-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
566
Remark
Condition for clearing (STDn bit = 0)
• When a stop condition is detected
• At the rising edge of the next byte’s first clock
• Cleared by LRELn bit = 1 (communication save)
• When the IICEn bit changes from 1 to 0 (operation
• After reset
Condition for clearing (SPDn bit = 0)
• At the rising edge of the address transfer byte’s first
• When the IICEn bit changes from 1 to 0 (operation
• After reset
following address transfer
stop)
clock following setting of this bit and detection of a
start condition
stop)
STDn
SPDn
0
1
0
1
n = 0 to 2
Start condition was not detected.
Start condition was detected. This indicates that the address transfer period is in effect
Stop condition was not detected.
Stop condition was detected. The master device’s communication is terminated and the bus is
released.
Preliminary User’s Manual U18953EJ1V0UD
CHAPTER 17 I
Start condition detection
Stop condition detection
2
C BUS
Condition for setting (STDn bit = 1)
• When a start condition is detected
Condition for setting (SPDn bit = 1)
• When a stop condition is detected
(3/3)

Related parts for UPD70F3737GC-UEU-AX