EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 447

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Overview
Figure 1–1. Example of a Transceiver Block
February 2011 Altera Corporation
Transceiver Block
Transceiver Block
ATX PLL Block
Calibration Block
Calibration Block
Channel 3
Channel 2
Channel 1
Channel 0
Channel 3
Channel 2
Channel 1
Channel 0
GXBL1
GXBL0
8
9
9
Figure 1–1
Links to the corresponding transceiver architecture descriptions are listed below. This
is an elementary diagram and does not represent an actual transceiver block.
Descriptions for the example transceiver architecture are as follows:
1.
2.
3.
4.
5.
6.
7.
8.
Calibration Block
Calibration Block
“Transceiver Block Architecture” on page 1–16
“Transceiver Channel Architecture” on page 1–17
“Transmitter Channel Datapath” on page 1–19
“Transmitter Local Clock Divider Block” on page 1–39
“Receiver Channel Datapath” on page 1–40
“CMU Channel Architecture” on page 1–100
“Loopback Modes” on page 1–190
“Auxiliary Transmit (ATX) PLL Block” on page 1–195
ATX PLL Block
Transceiver Block
Transceiver Block
GXBR1
Channel 3
Channel 2
Channel 1
Channel 0
Channel 3
Channel 2
Channel 1
Channel 0
GXBR0
shows an example of the Stratix IV GX and GT transceiver architecture.
8
9
9
Unit (CCU)
Central
Control
Local Clock Divider Block
Transceiver Channel 2
Transceiver Channel 3
1
Transceiver Block
BIST
Transceiver Channel 0
BIST
Transceiver Channel 1
BIST
BIST
10
10
10
10
Loopback
Loopback
Loopback
Loopback
CMU1 Channel
CMU0 Channel
Stratix IV Device Handbook Volume 2: Transceivers
7
7
2
7
1
2
7
2
2
4
6
6
Receiver Channel Datapath
Transmitter Channel Datapath
5
3
1–3

Related parts for EP4SE530H35C2N