EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 790

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
3–36
Stratix IV Device Handbook Volume 2: Transceivers
You can place channels within a given instance non-contiguously, as shown in
Figure
Figure 3–19. Non-Contiguous Placements of Channels Using Different CMU PLLs for Example 8
Note to
(1) The red lines represent the ×N top clock line, the blue lines represent the ×4 clock line, and the black lines represent
the ×N bottom clock line.
Figure
3–19.
3–19:
Chapter 3: Configuring Multiple Protocols and Data Rates in Stratix IV Devices
Base data rate
Base data rate
CMU0 PLL
CMU0 PLL
1.25 Gbps
1.5 Gbps
RX
RX
RX
RX
RX
RX
Transceiver Block 2
CMU0 Channel
Inst1: Channel 0
Inst1: Channel 1
CMU0 Channel
RX
RX
RX
RX
RX
Inst1: Channel 2
Inst0: Channel 5
Inst1: Channel 3
Inst1: Channel 4
Inst0: Channel 1
Inst0: Channel 2
Inst0: Channel 0
Inst0: Channel 4
Inst0: Channel 3
GXBR1
GXBR0
Combining Transceiver Channels in Basic (PMA Direct) Configurations
TX
TX
TX
TX
TX
TX
TX
TX
TX
TX
TX
Central
Divider
Clock
Central
Divider
Clock
xN Bottom Clock Line (1)
x4 Clock Line (1)
xN Top Clock Line (1)
February 2011 Altera Corporation

Related parts for EP4SE530H35C2N