EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 994

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
1–36
Table 1–11. MegaWizard Plug-In Manager Options (8B10B Screen) (Part 2 of 3)
Stratix IV Device Handbook Volume 3
Create an rx_ctrldetect
port to indicate 8B/10B
decoder has detected a control
code.
Create an rx_errdetect port
to indicate 8B/10B decoder
has detected an error code.
Create an rx_disperr port to
indicate 8B/10B decoder has
detected a disparity error.
Create an rx_runningdisp
port to indicate the current
running disparity of the 8B10B
decoded byte.
Flip receiver output data bits.
Flip transmitter input data bits.
ALTGX Setting
This is an output status signal that the 8B/10B
decoder forwards to the FPGA fabric. This signal
indicates whether the decoded 8-bit code group is a
data or control code group on this port.
If the received 10-bit code group is one of the 12
control code groups (/Kx.y/) specified in the
IEEE802.3 specification, this signal is driven high.
If the received 10-bit code group is a data code group
(/Dx.y/), this signal is driven low.
The signal width is 1, 2, and 4 bits for a channel width
of 8 bits, 16 bits, and 32 bits, respectively.
This is an output status signal that the 8B/10B
decoder forwards to the FPGA fabric and indicates an
8B/10B code group violation.
This signal is asserted high if the received 10-bit code
group has a code violation or disparity error. It is used
along with the rx_disperr signal to differentiate
between a code violation error and/or a disparity error.
The signal width is 1, 2 and 4 bits for a channel width
of 8 bits, 16 bits, and 32 bits, respectively.
This is an output status signal that the 8B/10B
decoder forwards to the FPGA fabric.
This signal is asserted high if the received 10-bit code
or data group has a disparity error. When this signal
goes high, rx_errdetect is also asserted high.
The signal width is 1, 2, and 4 bits for a channel width
of 8 bits, 16 bits, and 32 bits, respectively.
This is an output status signal that the 8B/10B
decoder forwards to the FPGA fabric to indicate the
current running disparity of the 8B/10B decoded byte.
This option reverses the bit order of the parallel
receiver data at a byte level at the output of the
receiver phase compensation FIFO. For example, if the
16-bit parallel receiver data at the output of the
receiver phase compensation FIFO is
'10111100 10101101' (16'hBCAD), enabling this
option reverses the data on rx_dataout port to
'00111101 10110101' (16'h3DB5).
This option reverses the bit order of the parallel
transmitter data at a byte level at the input of the
transmitter phase compensation FIFO. For example, if
the 16-bit parallel transmitter data at the tx_datain
port is '10111100 10101101' (16'hBCAD), enabling
this option reverses the input data to the transmitter
phase compensation FIFO to
'00111101 10110101' (16'h3DB5).
Description
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
“8B/10B Decoder” section in the
Transceiver Architecture in
Stratix IV Devices
“8B/10B Decoder” section in the
Transceiver Architecture in
Stratix IV Devices
“8B/10B Decoder” section in the
Transceiver Architecture in
Stratix IV Devices
“8B/10B Decoder” section of
Table 1-77 in the
Architecture in Stratix IV Devices
chapter.
February 2011 Altera Corporation
Reference
Transceiver
chapter.
chapter.
chapter.
Protocol Settings

Related parts for EP4SE530H35C2N