EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 946

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
5–100
Stratix IV Device Handbook Volume 2: Transceivers
Different Dynamic Reconfiguration Modes Involved
1. Channel and CMU PLL reconfiguration mode—used for reconfiguring four
2. Central control unit reconfiguration mode—used for reconfiguring central control
For more information, refer to
on page
.mif Generation
The following .mifs are required for this example:
For more information, refer to
Various Dynamic Reconfiguration Transactions
The following dynamic reconfiguration transactions are required for this example:
regular transceiver channels and the CMU0 PLL (in GXBR0) from XAUI mode to
PCIe ×4 mode and vice versa.
1
unit logic used in bonded modes from XAUI mode to PCIe ×4 mode.
One .mif is required to move from XAUI mode to PCIe ×4 mode
Another .mif is required to revert back to XAUI mode from PCIe ×4 mode
.mif write transaction—for more information, refer to
Reconfiguration Mode Details” on page
Alternatively, you may use reduced .mif reconfiguration. Reduced .mifs are
generated using the altgx_diffmifgen.exe command. For more information, refer
to
“Reduced .mif Reconfiguration” on page
5–19.
Use this mode instead of channel reconfiguration with transmitter PLL
select mode because the central clock divider used for bonded modes is
only available in CMU0; therefore, you cannot use the CMU1 PLL as an
alternate TX PLL.
“Transceiver Channel Reconfiguration Mode Details”
“Memory Initialization File (.mif)” on page
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
5–24.
5–24.
“Channel and CMU PLL
Dynamic Reconfiguration Examples
February 2011 Altera Corporation
5–20.

Related parts for EP4SE530H35C2N