EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 66

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
3–10
Table 3–5. M9K Block Mixed-Width Configurations (Simple Dual-Port Mode) (Part 1 of 2)
Stratix IV Device Handbook Volume 1
8K × 1
4K × 2
2K × 4
Read Port
Simple Dual-Port Mode
Figure 3–8
mode with unregistered outputs. Registering the RAM’s outputs simply delays the
q output by one clock cycle.
Figure 3–8. Timing Waveform for Read-Write Operations (Single-Port Mode)
All TriMatrix memory blocks support simple dual-port mode. Simple dual-port mode
allows you to perform one read and one write operation to different locations at the
same time. Write operation happens on port A; read operation happens on port B.
Figure 3–9
Figure 3–9. Stratix IV Simple Dual-Port Memory
Note to
(1) Simple dual-port RAM supports input/output clock mode in addition to read/write clock mode.
Simple dual-port mode supports different read and write data widths (mixed-width
support).
dual-port mode. MLABs do not have native support for mixed-width operation. The
Quartus II software implements mixed-width memories in MLABs by using more
than one MLAB.
8K × 1
v
v
v
q_a (asyn)
Figure
address
bytenna
data_a
wrena
clk_a
rdena
4K × 2
Table 3–5
v
v
v
shows timing waveforms for read and write operations in single-port
shows a simple dual-port configuration.
3–9:
2K × 4
lists the mixed width configurations for M9K blocks in simple
v
v
v
A123
01
A0 (old data)
1K × 8
data[ ]
wraddress[ ]
wren
byteena[]
wr_addressstall
wrclock
wrclocken
aclr
v
v
v
B456
10
Chapter 3: TriMatrix Embedded Memory Blocks in Stratix IV Devices
A0
D
512 × 16
old
Write Port
v
v
v
D
old
23
C789
00
(Note 1)
B423
256 × 32
rd_addressstall
v
v
v
rdaddress[ ]
ecc_status
rdclocken
DDDD
rdclock
rden
A1(old data)
q[ ]
1K × 9
February 2011 Altera Corporation
A1
EEEE
11
DDDD
512 × 18
FFFF
Memory Modes
EEEE
256 × 36

Related parts for EP4SE530H35C2N