EP4SE530H35C2N Altera, EP4SE530H35C2N Datasheet - Page 800

no-image

EP4SE530H35C2N

Manufacturer Part Number
EP4SE530H35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
Quantity:
147
Part Number:
EP4SE530H35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H35C2NES
Manufacturer:
ALTERA
0
3–46
Figure 3–23. Three Transceiver Block Configuration for Example 13
Notes to
(1) CMU channels are used for clock generation.
(2) The red lines represent the ×N top clock line, the blue lines represent the ×1 clock line, the black lines represent ×N bottom clock, the green lines
Stratix IV Device Handbook Volume 2: Transceivers
represents the CMU1 channel, and the brown lines represent the CMU0 channel.
Figure
3–23:
QL2
QL0
QL1
Figure 3–23
TX2: four data rates
TX0: four data rates
shows the configuration for Example 13.
TX0: SONET OC48
TX2: SONET OC48
(SONET OC 48) (1)
TX1: four data rates
TX3: four data rates
CMU0 Channel
TX0: GIGE
TX2: GIGE
CMU0 Channel
CMU0 Channel
TX3: SONET OC48
CMU1 Channel
(GIGE) (1)
TX1: GIGE
TX1: SONET OC48
TX3: GIGE
(FC 2G) (1)
(OTU1) (1)
Chapter 3: Configuring Multiple Protocols and Data Rates in Stratix IV Devices
Combination Requirements When You Enable Channel Reconfiguration
x1 Clock Line (2)
x1 Clock Line (2)
xN_Top Clock Li
February 2011 Altera Corporation
Clock Line (2
xN_Bottom

Related parts for EP4SE530H35C2N