Z8FMC160100KITG Zilog, Z8FMC160100KITG Datasheet - Page 184

KIT DEV FOR Z8 ENCORE Z8FMC16100

Z8FMC160100KITG

Manufacturer Part Number
Z8FMC160100KITG
Description
KIT DEV FOR Z8 ENCORE Z8FMC16100
Manufacturer
Zilog
Series
Z8 Encore! MC™r

Specifications of Z8FMC160100KITG

Main Purpose
Power Management, Motor Control
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
Z8FMC16100
Primary Attributes
3-Ph DC Motors
Secondary Attributes
Graphical User Interface
For Use With
269-4664 - KIT ACC OPTO-ISO USB SMART CABLE269-4661 - KIT ACC ETHERNET SMART CABLE269-4539 - KIT ACCESSORY USB SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4660
PS024613-0910
S
Note:
Figure 30. Data Transfer Format—Master Read Transaction with a 7-Bit Address
15. The I
16. The I
17. The I
18. If more bytes remain to be sent, return to Step 14.
19. The software responds by asserting the
20. The I
21. The I
If the slave responds with a Not Acknowledge during the transfer, the I
asserts the
halts. The software terminates the transaction by setting either the
transaction) or the
register is flushed automatically.
Master Read Transaction with a 7-Bit Address
Figure 30
The procedure for a master Read operation to a 7-bit addressed slave is as follows:
1. The software initializes the
2. The software writes the I
3. The software asserts the
4. If this operation is a single-byte transfer, the software asserts the NAK bit of the I
Slave Address
ensuing data bytes, if looping) via the SDA signal.
High period of SCL. The I
If the slave does not acknowledge, refer to the second paragraph of Step 11.
transmit interrupt asserts.
mode with 7- or 10-bit addressing (the I
address types). The
as a slave (but not for the remote slave). The software asserts the IEN bit in the I
Control register.
(which is set to 1).
Control register so that after the first byte of data has been read by the I
Not Acknowledge instruction is sent to the I
2
2
2
2
2
displays the data transfer format for a read operation to a 7-bit addressed slave.
C controller shifts out the remainder of the second byte of the slave address (or
C slave sends an Acknowledge by pulling the SDA signal Low during the next
C controller shifts the data out by the SDA signal. After the first bit is sent, the
C controller completes transmission of the data on the SDA signal.
C controller sends a
NCKI
bit, sets the
START
R = 1
MODE
bit (end this transaction, start a new one). The Transmit Data
START
2
ACKV
field selects the address width for this mode when addressed
C Data register with a 7-bit slave address, plus the Read bit
2
STOP
C controller sets the ACK bit in the I
MODE
A
bit, clears the
bit of the I
condition to the I
field in the I
Data
STOP
2
C bus protocol allows the mixing of slave
2
C Control register.
2
C slave.
ACK
bit of the I
2
C Mode register for MASTER/SLAVE
Z8FMC16100 Series Flash MCU
2
bit in the I
C bus.
A
2
C Control register.
Product Specification
2
Data
C State register, and
STOP
2
C Status register.
2
C controller
Master Transactions
bit (end
2
C controller, a
A
P/S
2
2
C
C
172

Related parts for Z8FMC160100KITG