Z8FMC160100KITG Zilog, Z8FMC160100KITG Datasheet - Page 85

KIT DEV FOR Z8 ENCORE Z8FMC16100

Z8FMC160100KITG

Manufacturer Part Number
Z8FMC160100KITG
Description
KIT DEV FOR Z8 ENCORE Z8FMC16100
Manufacturer
Zilog
Series
Z8 Encore! MC™r

Specifications of Z8FMC160100KITG

Main Purpose
Power Management, Motor Control
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
Z8FMC16100
Primary Attributes
3-Ph DC Motors
Secondary Attributes
Graphical User Interface
For Use With
269-4664 - KIT ACC OPTO-ISO USB SMART CABLE269-4661 - KIT ACC ETHERNET SMART CABLE269-4539 - KIT ACCESSORY USB SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4660
Table 42. PWM High Byte Register (PWMH)
BITS
FIELD
RESET
R/W
ADDR
PS024613-0910
Caution:
PWM Operation in CPU Halt Mode
PWM Operation in CPU STOP Mode
Observing the State of PWM Output Channels
PWM High and Low Byte Registers
7
When eZ8 CPU is operating in HALT mode, the PWM continues to operate, if enabled. To
minimize the current in HALT mode, the PWM must be disabled by clearing the PWMEN
bit to 0.
When the eZ8 CPU is operating in STOP mode, the PWM is disabled, as the system clock
ceases to operate in STOP mode. The PWM outputs remain in the same state as they were
prior to entering STOP mode. In normal operation, the PWM outputs must be disabled by
the software prior to the CPU entering STOP mode. A fault condition detected in STOP
mode forces the PWM outputs to a predefined OFF state.
The logic value of the PWM outputs can be sampled by reading the PWMIN register. If a
PWM channel pair is disabled (an option bit is not set), the associated PWM outputs are
forced to high-impedance, and can be used as general-purpose inputs.
The PWM High and Low Byte (PWMH and PWML) registers, shown in
Table
value in PWML to be stored in a temporary holding register. A read from PWML always
returns this temporary register value.
Writing to the PWM High and Low Byte registers while the PWM is enabled is not
recommended. There are no temporary holding registers for Write operations, so
simultaneous 12-bit Writes are not possible.
If either the PWM High register or Low Byte register are written during counting, the 8-
bit written value is placed in the counter (High or Low byte) at the next clock edge. The
counter continues counting from the new value.
43, contain the current 12-bit PWM count value. Reads from PWMH cause the
6
Reserved
R/W
0H
5
4
F2CH
3
Z8FMC16100 Series Flash MCU
PWM Operation in CPU Halt Mode
2
PWMH
R/W
Product Specification
0H
1
Table 42
0
and
73

Related parts for Z8FMC160100KITG