Z8FMC160100KITG Zilog, Z8FMC160100KITG Datasheet - Page 186

KIT DEV FOR Z8 ENCORE Z8FMC16100

Z8FMC160100KITG

Manufacturer Part Number
Z8FMC160100KITG
Description
KIT DEV FOR Z8 ENCORE Z8FMC16100
Manufacturer
Zilog
Series
Z8 Encore! MC™r

Specifications of Z8FMC160100KITG

Main Purpose
Power Management, Motor Control
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
Z8FMC16100
Primary Attributes
3-Ph DC Motors
Secondary Attributes
Graphical User Interface
For Use With
269-4664 - KIT ACC OPTO-ISO USB SMART CABLE269-4661 - KIT ACC ETHERNET SMART CABLE269-4539 - KIT ACCESSORY USB SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4660
PS024613-0910
2. The software writes
3. The software asserts the
4. The I
5. The I
6. After the first bit has been shifted out, a transmit interrupt is asserted.
7. The software responds by writing the least significant eight bits of address to the I
8. The I
9. The I
10. The I
11. The I
12. The software responds by setting the
13. The software writes
14. To read only one byte, the software responds by setting the
15. After the I
as a slave (but not for the remote slave). The software asserts the IEN bit in the I
Control register.
0 (write) to the I
register.
Data register.
High period of SCL.
If the slave does not acknowledge the address byte, the I
bit in the I
register. The software responds to the Not Acknowledge interrupt by setting the
bit and clearing the
sends the
transaction is complete, and the following steps can be ignored.
register (the lower byte of the 10-bit address).
the I
a repeated
I
register.
transfer), the I
the next High period of SCL.
If the slave does not acknowledge the address byte, the I
bit in the I
register. The software responds to the Not Acknowledge interrupt by setting the
bit and clearing the
2
C Data register.
2
2
2
2
2
2
2
C controller generates a transmit interrupt.
C controller sends a
C controller loads the I
C controller completes shifting of the first address byte.
C slave sends an Acknowledge by pulling the SDA signal Low during the next
C controller loads the I
C controller shifts out the next eight bits of the address. After the first bit shifts,
STOP
2
2
2
START
C Status register, sets the
C controller shifts out the address bits listed in Step 9 (the second address
C Status register, sets the
2
C slave sends an Acknowledge by pulling the SDA signal Low during
condition on the bus and clears the
2
C Data register.
condition.
TXI
TXI
11110b
11110b
bit. The I
bit. The I
START
START
, followed by the 2-bit slave address and a 1 (Read) to the
, followed by the two most-significant address bits and a
2
2
C Shift register with the contents of the I
C Shift register with the contents of the I
bit of the I
2
2
condition.
C controller flushes the Transmit Data register,
C controller flushes the Transmit Data register,
ACKV
START
ACKV
2
bit and clears the
bit, and clears the
C Control register.
bit of the I
Z8FMC16100 Series Flash MCU
STOP
2
C Control register to generate
2
2
C controller sets the NCKI
and
C controller sets the NCKI
NAK
Product Specification
ACK
ACK
NCKI
bit of the I
bit in the I
bit in the I
Master Transactions
bits. The
2
2
C Data 
C Data
2
C Control
2
2
C State
C State
STOP
STOP
2
C
2
C
174

Related parts for Z8FMC160100KITG