EP2AGX65DF29I5N Altera, EP2AGX65DF29I5N Datasheet - Page 213

no-image

EP2AGX65DF29I5N

Manufacturer Part Number
EP2AGX65DF29I5N
Description
IC ARRIA II GX FPGA 65K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX65DF29I5N

Number Of Logic Elements/cells
60214
Number Of Labs/clbs
2530
Total Ram Bits
5246
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA31
Quantity:
199
Part Number:
EP2AGX65DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2AGX65DF29I5N
Quantity:
130
Chapter 7: External Memory Interfaces in Arria II Devices
Memory Interfaces Pin Support for Arria II Devices
Figure 7–14. Number of DQ/DQS Groups per Bank in EP2AGZ225 Devices in the 1517-Pin FineLine BGA Package
Notes to
(1) These numbers are preliminary until the devices are available.
(2) EP2AGZ225 devices do not support ×32/×36 mode. To interface with a ×36 QDR II+/QDR II SRAM device, refer to
(3) You can also use DQS/DQSn pins in some of the ×4 groups as R
(4) All I/O pin counts include dedicated clock inputs that you can use for data inputs.
(5) You can also use some of the DQ/DQS pins in I/O Bank 1C as configuration pins. You cannot use a ×4 DQ/DQS group with any of its pin members
December 2010 Altera Corporation
(2), (3), (4),
Groups for ×36 QDR II+/QDR II SRAM Interface” on page
of the ×4 group are used as R
can use the ×16/×18 or ×32/×36 groups that include that ×4 group, however there are restrictions on using ×8/×9 groups that include that ×4
group.
used for configuration purposes. Ensure that the DQ/DQS groups that you have chosen are not also used for configuration because you may lose
up to four ×4 DQ/DQS groups, depending on your configuration scheme.
Figure
48 User I/Os
42 User I/Os
48 User I/Os
42 User I/Os
I/O Bank 2C
I/O Bank 1A
I/O Bank 1C
I/O Bank 2A
×16/×18=1
×16/×18=1
×16/×18=1
×16/×18=1
7–14:
(5)
×8/×9=3
×8/×9=3
×8/×9=3
×8/×9=3
DLL1
DLL0
×4=7
×4=7
×4=6
×4=6
Figure 7–14
EP2AGZ225 devices in the 1517-pin FineLine BGA package.
40 User I/Os
40 User I/Os
I/O Bank 3A
I/O Bank 8A
×16/×18=1
×16/×18=1
×8/×9=3
×8/×9=3
UP
×4=6
×4=6
and R
DN
shows the number of DQ/DQS groups per bank in Arria II GZ
pins for OCT calibration. If two pins of a ×4 group are used as R
24 User I/Os
24 User I/Os
I/O Bank 8B
I/O Bank 3B
×16/×18=1
×16/×18=1
×8/×9=2
×8/×9=2
×4=4
×4=4
in the 1517-Pin FineLine BGA
32 User I/Os
32 User I/Os
I/O Bank 8C
I/O Bank 3C
×16/×18=0
×16/×18=0
7–21.
×8/×9=1
×8/×9=1
EP2AGZ225 Devices
×4=3
×4=3
UP
and R
32 User I/Os
32 User I/Os
I/O Bank 7C
I/O Bank 4C
×16/×18=0
DN
×16/×18=0
×8/×9=1
×8/×9=1
pins, but you cannot use a ×4 group for memory interfaces if two pins
×4=3
Arria II Device Handbook Volume 1: Device Interfaces and Integration
×4=3
24 User I/Os
24 User I/Os
I/O Bank 7B
I/O Bank 4B
×16/×18=1
×16/×18=1
×8/×9=2
×8/×9=2
×4=4
×4=4
40 User I/Os
40 User I/Os
I/O Bank 4A
×16/×18=1
I/O Bank 7A
×16/×18=1
×8/×9=3
×8/×9=3
UP
×4=6
×4=6
and R
DN
“Combining ×16/×18 DQ/DQS
pins for OCT calibration, you
42 User I/Os
48 User I/Os
42 User I/Os
48 User I/Os
I/O Bank 5C
I/O Bank 6A
I/O Bank 6C
I/O Bank 5A
×16/×18=1
×16/×18=1
×6/×18=1
×6/×18=1
×8/×9=3
×8/×9=3
×8/×9=3
×8/×9=3
DLL3
DLL2
×4=6
×4=7
×4=7
×4=6
(Note
7–17
1),

Related parts for EP2AGX65DF29I5N