EP2AGX65DF29I5N Altera, EP2AGX65DF29I5N Datasheet - Page 507

no-image

EP2AGX65DF29I5N

Manufacturer Part Number
EP2AGX65DF29I5N
Description
IC ARRIA II GX FPGA 65K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX65DF29I5N

Number Of Logic Elements/cells
60214
Number Of Labs/clbs
2530
Total Ram Bits
5246
Number Of I /o
364
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA31
Quantity:
199
Part Number:
EP2AGX65DF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX65DF29I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2AGX65DF29I5N
Quantity:
130
Chapter 2: Transceiver Clocking in Arria II Devices
Transceiver Channel Datapath Clocking
Figure 2–11. One PCIe ×8 Link in Two Transceiver Block Devices and Two PCIe ×8 Links in Four Transceiver Block
Arria II GZ Devices
Figure 2–12. Two PCIe ×8 Links in Six Transceiver Block Arria II GZ Devices
Note to
(1) Arria II GZ devices with six transceiver blocks allow a maximum of two PCIe ×8 links occupying four transceiver blocks. You can configure the
December 2010 Altera Corporation
other two transceiver blocks to implement other functional modes.
PCIe Lane 3
PCIe Lane 2
PCIe Lane 1
PCIe Lane 0
PCIe Lane 7
PCIe Lane 6
PCIe Lane 5
PCIe Lane 4
Figure
PCIe Lane 7
PCIe Lane 6
PCIe Lane 5
PCIe Lane 4
PCIe Lane 3
PCIe Lane 2
PCIe Lane 1
PCIe Lane 0
2–12:
Figure 2–11
Figure 2–12
EP2AGZ225F40, EP2AGZ300F40, EP2AGZ350F40
Transceiver Block
Transceiver Block
Transceiver Block
GXBL1 (Slave)
GXBL0(Master)
Transceiver Block GXBL0
Two PCIe x8 Link in Four Transceiver Block Devices
EP2AGZ225F35, EP2AGZ300H29, EP2AGZ300F35,
EP2AGZ350H29, EP2AGZ350F35
Transceiver Block GXBL1
Channel3
Channel2
Channel1
Channel0
Channel3
Channel2
Channel1
Channel0
Channel3
Channel2
Channel1
Channel0
GXBL2
Channel3
Channel2
Channel1
Channel0
Channel3
Channel2
Channel1
Channel0
(Master)
(Slave)
shows two PCIe ×8 links in four transceiver block Arria II GZ devices.
shows two PCIe ×8 links in six transceiver block Arria II GZ devices.
Second PCIe
Second PCIe
x8 Link
x8 Link
One PCIe x8 Link in Two Transceiver Block Devices
First PCIe
x8 Link
First PCIe
x8 Link
Transceiver Block GXBR1
Transceiver Block GXBR0
(Note 1)
Channel3
Channel2
Channel1
Channel0
Channel3
Channel2
Channel1
Channel0
(Master)
(Slave)
Transceiver Block
Transceiver Block
Transceiver Block
GXBR0 (Master)
Arria II Device Handbook Volume 2: Transceivers
GXBR1 (Slave)
Channel3
Channel2
Channel1
Channel0
Channel3
Channel2
Channel1
Channel0
Channel3
Channel2
Channel1
Channel0
GXBR2
PCIe Lane 7
PCIe Lane 6
PCIe Lane 5
PCIe Lane 4
PCIe Lane 3
PCIe Lane 2
PCIe Lane 1
PCIe Lane 0
PCIe Lane 3
PCIe Lane 2
PCIe Lane 1
PCIe Lane 0
PCIe Lane 7
PCIe Lane 6
PCIe Lane 5
PCIe Lane 4
2–17

Related parts for EP2AGX65DF29I5N