LPC2468FBD208,551 NXP Semiconductors, LPC2468FBD208,551 Datasheet - Page 80

IC ARM7 MCU FLASH 512K 208-LQFP

LPC2468FBD208,551

Manufacturer Part Number
LPC2468FBD208,551
Description
IC ARM7 MCU FLASH 512K 208-LQFP
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2468FBD208,551

Program Memory Type
FLASH
Program Memory Size
512KB (512K x 8)
Package / Case
208-LQFP
Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
160
Ram Size
98K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
98 KB
Interface Type
CAN/I2S/ISP/SSP/UART/USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
160
Number Of Timers
6
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, IRD-LPC2468-DEV, SAB-TFBGA208, KSK-LPC2468-PL
Development Tools By Supplier
OM10100
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
On-chip Dac
1-ch x 10-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1025 - KIT DEV IND REF DESIGN LPC2468622-1024 - BOARD SCKT ADAPTER FOR TFBGA208568-4358 - DISPLAY QVGA TFT FOR OM10100568-4309 - BOARD EXTENSION LPCSTICK568-4308 - EVAL LPC-STICK WITH LPC2468MCB2400U - BOARD EVAL MCB2400 + ULINK2MCB2400 - BOARD EVAL FOR NXP LPC246X SER622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4261
935282457551
LPC2468FBD208-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2468FBD208,551
Quantity:
9 999
Part Number:
LPC2468FBD208,551
Manufacturer:
TI
Quantity:
1 908
Part Number:
LPC2468FBD208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UM10237_4
User manual
Table 71.
[1]
[2]
[3]
Remark: Deep-sleep mode can be entered by setting the deep-sleep mode (DP) bit, the
dynamic memory clock enable bit (CE), and the dynamic clock control bit (CS) to one. The
device is then put into a low-power mode where the device is powered down and no
longer refreshed. All data in the memory is lost.
Bit
2
4:3
5
6
8:7
12:9
13
31:14 -
Clock enable must be HIGH during SDRAM initialization.
The memory controller exits from power-on reset with the self-refresh bit HIGH. To enter normal functional
mode set this bit LOW.
Disabling CLKOUT can be performed if there are no SDRAM memory transactions. When enabled this bit
can be used in conjunction with the dynamic memory clock control (CS) field.
Symbol
Self-refresh
request,
EMCSREFREQ
(SR)
-
Memory clock
control (MMC)
-
SDRAM
initialization (I)
-
Low-power
SDRAM
deep-sleep
mode (DP)
Dynamic Control register (EMCDynamicControl - address 0xFFE0 8020) bit
description
Rev. 04 — 26 August 2009
Value Description
0
1
-
0
1
-
00
01
10
11
-
0
1
-
Chapter 5: LPC24XX External Memory Controller (EMC)
Normal mode.
Enter self-refresh mode (POR reset value).
By writing 1 to this bit self-refresh can be entered under
software control. Writing 0 to this bit returns the EMC to
normal mode.
The self-refresh acknowledge bit in the EMCStatus
register must be polled to discover the current operating
mode of the EMC.
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
CLKOUT enabled (POR reset value).
CLKOUT disabled.
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
Issue SDRAM NORMAL operation command (POR
reset value).
Issue SDRAM MODE command.
Issue SDRAM PALL (precharge all) command.
Issue SDRAM NOP (no operation) command)
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
Normal operation (POR reset value).
Enter Deep-sleep mode.
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
[2]
[3]
UM10237
© NXP B.V. 2009. All rights reserved.
80 of 792
Reset
Value
1
NA
0
NA
00
NA
0
NA

Related parts for LPC2468FBD208,551