MPC8533EVTARJ Freescale Semiconductor, MPC8533EVTARJ Datasheet - Page 1046

no-image

MPC8533EVTARJ

Manufacturer Part Number
MPC8533EVTARJ
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJ

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
PCI Bus Interface
The POR reset values for the affected configuration bits are described in
17.5.1.1
When the device powers up in host mode, all inbound configuration accesses are ignored (and thus master
aborted). The PBFR[ACL] bit is a don’t care. The device powers up with the ability to master transactions
on the PCI bus, however in order to acknowledge memory transactions, the memory space bit must be set.
17.5.1.2
When the device powers up in agent mode, it acknowledges inbound configuration accesses. However the
device cannot master transactions or acknowledge inbound memory accesses on the PCI bus until the
appropriate configuration bits (bus master and memory space, respectively) have been set.
17.5.1.3
Agent configuration lock mode is similar to agent mode with the added restriction that when the device
powers up in agent configuration lock mode, it retries all inbound configuration accesses until the
PBFR[ACL] bit is cleared. The purpose of this mode is to allow initial configuration on the port by the
local processor before opening the port to be further configured by the external host. As in agent mode,
the device in agent configuration lock mode cannot master transactions or acknowledge inbound memory
accesses on the PCI bus until the appropriate configuration bits (bus master and memory space,
respectively) have been set.
17-68
PCI Bus Function
Register (offset) Bit
Register
(0x44)
Host Mode
Agent Mode
Agent Configuration Lock Mode
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 17-53. Affected Configuration Register Bits for POR (continued)
5
0
Table 17-54. Power-On Reset Values for Affected Configuration Bits
Host
Agent
Agent configuration lock
Name
ACL
PAH
Valid only in agent mode. Controls acknowledgement of inbound configuration accesses.
If set, all inbound configuration accesses are retried. If cleared, inbound configuration
accesses are acknowledged.
In host mode all inbound configuration accesses end in master aborts.
Determines whether the device is in agent or host mode. Zero indicates host mode.
Mode
Master
Bus
1
0
0
Memory
Space
Configuration Bit
Register Description
0
0
0
ACL
X
0
1
Table
PAH
0
1
1
17-54.
Freescale Semiconductor

Related parts for MPC8533EVTARJ