MPC8533EVTARJ Freescale Semiconductor, MPC8533EVTARJ Datasheet - Page 1230

no-image

MPC8533EVTARJ

Manufacturer Part Number
MPC8533EVTARJ
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJ

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1
Debug Features and Watchpoint Facility
21.2.2
This section describes the details of the debug, watchpoint monitor, and JTAG test signals
21.2.2.1
Table 21-3
21-6
While these signals are normally bidirectional, when sourcing debug information they are output only.
THERM[0:1]
L1_TSTCLK
L2_TSTCLK
TEST_SEL
LSSD_
MODE
Name
TRST
TDO
TMS
MDVAL
Signal
TDI
describes all signals associated with device debug modes.
Detailed Signal Descriptions
Debug Signals—Details
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Description
Test select 1
Test mode
Test reset
Test data
Test data
Thermal
I/O
resistor
access
O Memory data-valid. Indicates when valid data is available. May be used by a logic analyzer to
output
select
input
Table 21-2. Debug, Watchpoint and Test Signal Summary (continued)
Test
Test
Test
capture the data on the data bus.
Meaning
Table 21-3. Debug Signals—Detailed Signal Descriptions
Timing Asserted/Negated—Referenced to the selected interface, (DDR or local bus).
State
Functional
Debug
Debug
Debug
Debug
Block
Asserted—Indicates that data is valid on the data bus during the current clock cycle.
Test
Test
Test
Test
Test
When the DDR SDRAM interface is selected to source information on MDVAL,
this signal is valid for every cycle that data is driven or received on the DDR
SDRAM interface. When the LBC is selected, this signal is valid for every cycle
that data is driven or received on the local bus interface. The assertion of this
signal may be used by a logic analyzer to capture data.
Asserts when data is valid. Assertions are held for the duration of the transfer.
Read data timing is similar to MA. Write data timing is similar to the output
MDQ.
Serial input for instructions and data to the JTAG test
subsystem. Internally pulled up.
Serial data output for the JTAG test subsystem. High
impedance except when scanning out data.
Carries commands to the TAP controller for boundary scan
operations. Internally pulled up.
Resets the TAP controller asynchronously.
These pins tie directly to an internal resistor whose value
varies linearly with temperature.
Factory test. Must be negated (pulled high) for normal
operation.
Factory Test. Refer to the MPC8533E Integrated Processor
Hardware Specifications for proper treatment.
Factory Test. Refer to the MPC8533E Integrated Processor
Hardware Specifications for proper treatment.
Factory Test. Refer to the MPC8533E Integrated Processor
Hardware Specifications for proper treatment.
Description
Function
Freescale Semiconductor
Reset
Value
Hi Z
1
1
I/O Page #
O
I
I
I
I
I
I
I
I
21-8
21-8
21-8
21-8
21-8
21-8
21-8
21-8
21-8

Related parts for MPC8533EVTARJ