MPC8533EVTARJ Freescale Semiconductor, MPC8533EVTARJ Datasheet - Page 877

no-image

MPC8533EVTARJ

Manufacturer Part Number
MPC8533EVTARJ
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJ

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The definition of the 8-byte received preamble sequence is shown in
The fields of the received preamble sequence are described in
be shorter than the 7-octet sequence defined by IEEE Std. 802.3, initial bytes of the received preamble
sequence hold undefined values. The standard start of frame delimiter (0xD5) is always omitted. Note that
preamble extraction is not possible in RMII mode.
15.6.3.6
By using promiscuous mode, the eTSEC can automatically gather network statistics required for remote
network interface monitoring. The RMON MIB group 1, RMON MIB group 2, RMON MIB group 3,
RMON MIB group 9, RMON MIB2, and the 802.3 Ethernet MIB are supported. For RMON statistics and
their corresponding counters, see the memory map.
15.6.3.7
The Ethernet controller performs frame recognition using destination address (DA) recognition. A frame
can be rejected or accepted based on the outcome.
15.6.3.7.1
The eTSEC can perform layer 2 frame filtering on the basis of destination Ethernet address (DA), as
illustrated by the flowchart in
Freescale Semiconductor
Bytes
Byte Offsets
0–1
2–3
4–5
6–7
0–1
2–3
4–5
6–7
8–15
8–15
8–15
8–15
Bits
0–7
0–7
0–7
0–7
RMON Support
Frame Recognition
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Destination Address Recognition and Frame Filtering
PreOct0 Octet #0 of received preamble. This is the first octet of preamble received.
PreOct1 Octet #1 of received preamble. This is the second octet of preamble received.
PreOct2 Octet #2 of received preamble. This is the third octet of preamble received.
PreOct3 Octet #3 of received preamble. This is the fourth octet of preamble received.
PreOct4 Octet #4 of received preamble. This is the fifth octet of preamble received.
PreOct5 Octet #5 of received preamble. This is the sixth octet of preamble received.
PreOct6 Octet #6 of received preamble. This is the seventh octet of preamble received. The last octet (the
0
Name
1
Figure 15-127. Definition of Received Preamble Sequence
start of frame delimiter) is discarded.
Reserved
Table 15-132. Received Preamble Field Descriptions
2
Figure
PreOct0
PreOct2
PreOct4
PreOct6
3
15-128.
4
5
6
7
Description
Table
8
9
15-132. Should the received preamble
Figure
Enhanced Three-Speed Ethernet Controllers
10
15-127.
11
PreOct1
PreOct3
PreOct5
12
13
14
15-147
15

Related parts for MPC8533EVTARJ