MPC564MZP56 Freescale Semiconductor, MPC564MZP56 Datasheet - Page 104

IC MCU 512K FLASH 56MHZ 388-BGA

MPC564MZP56

Manufacturer Part Number
MPC564MZP56
Description
IC MCU 512K FLASH 56MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Core
PowerPC
Processor Series
MPC5xx
Data Bus Width
32 bit
Maximum Clock Frequency
56 MHz
Data Ram Size
32 KB
On-chip Adc
Yes
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Mounting Style
SMD/SMT
A/d Bit Size
10 bit
A/d Channels Available
32
Height
1.95 mm
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Length
27 mm
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Supply Voltage (max)
2.7 V, 5.25 V
Supply Voltage (min)
2.5 V, 4.75 V
Width
27 mm
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP56
Manufacturer:
FREESCAL
Quantity:
364
Part Number:
MPC564MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC564MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Signal Descriptions
2-6
IRQ4 / AT2 / SGPIOC4
IRQ5 / MODCK1 / SPGIOC5
IRQ[6:7] / MODCK[2:3]
CS[0:3]
WE[0:3] / BE[0:3] / AT[0:3]
Signal Name
Table 2-1. MPC561/MPC563 Signal Descriptions (continued)
Signals
No. of
1
1
2
4
4
MPC561/MPC563 Reference Manual, Rev. 1.2
Type
I/O
I/O
O
O
O
O
I
I
I
I
I
IRQ4
MODCK1 until
reset negates,
then IRQ5
MODCK[2:3]
until reset
negates, then
IRQ[6:7]
CS[0:3]
Controlled by
RCW[ATWC].
See
Function after
Reset
Table
6-8.
1
Interrupt Request 4. One of the eight external signals that
can request, by means of the internal interrupt controller, a
service routine from the RCPU.
Address Type 2. A bit from the address type bus which
indicates one of the 16 “address types” to which the address
applies. The address type signals are valid at the rising edge
of the clock in which the special transfer start (STS) is
asserted.
Port SGPIOC4. Allows the signal to be used as a
general-purpose input/output.
Interrupt Request 5. One of the eight external signals that
can request, by means of the internal interrupt controller, a
service routine from the RCPU.
Mode Clock 1. Sampled at the negation of PORESET/TRST
in order to configure the phase-locked loop (PLL)/clock
mode of operation.
Port SGPIOC5. Allows the signal to be used as a
general-purpose input/output.
Interrupt Request [6:7]. One of the eight external signals
that can request, by means of the internal interrupt
controller, a service routine from the RCPU.
Mode Clock [2:3]. Sampled at the negation of
PORESET/TRST in order to configure the PLL/clock mode
of operation.
Chip Select [0:3]. These output signals enable peripheral or
memory devices at programmed addresses if defined
appropriately in the memory controller. CS0 or CS3 can be
configured to be the global chip select for the boot device.
Write Enable[0:3]/Byte Enable[0:3]. This output signal is
asserted when a write access to an external slave controlled
by the memory controller is initiated by the
MPC561/MPC563. It can be optionally asserted on all read
and write accesses. See WEBS bit definition in
WEn/BEn are asserted when data lanes shown below
contain valid data to be stored by the slave device.
– WE0/BE0 is asserted if the data lane DATA[0:7] contains
valid data to be stored by the slave device.
Address Type [0:3]. Indicates one of the 16 address types to
which the address applies. The address type signals are
valid at the rising edge of the clock in which the special
transfer start (STS) is asserted.
• WE1/BE1 is asserted if the data lane DATA[8:15]
• WE2/BE2 is asserted if the data lane DATA[16:23]
• WE3/BE3 is asserted if the data lane DATA[24:31]
contains valid data to be stored by the slave device.
contains valid data to be stored by the slave device.
contains valid data to be stored by the slave device.
Description
Freescale Semiconductor
Table
10-8.

Related parts for MPC564MZP56