MPC564MZP56 Freescale Semiconductor, MPC564MZP56 Datasheet - Page 1049

IC MCU 512K FLASH 56MHZ 388-BGA

MPC564MZP56

Manufacturer Part Number
MPC564MZP56
Description
IC MCU 512K FLASH 56MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Core
PowerPC
Processor Series
MPC5xx
Data Bus Width
32 bit
Maximum Clock Frequency
56 MHz
Data Ram Size
32 KB
On-chip Adc
Yes
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Mounting Style
SMD/SMT
A/d Bit Size
10 bit
A/d Channels Available
32
Height
1.95 mm
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Length
27 mm
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Supply Voltage (max)
2.7 V, 5.25 V
Supply Voltage (min)
2.5 V, 4.75 V
Width
27 mm
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP56
Manufacturer:
FREESCAL
Quantity:
364
Part Number:
MPC564MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC564MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
24.14.2.4 RCPU Development Access Flow Diagram
Figure 24-83
signals.
Freescale Semiconductor
DEBUG MODE NOT ENALBED
*(exit loop via READI reset (*A*)
or system reset (*B*))
(synch.self-clk mode)
Device sends DSDO Message
Tool sends DSDI Message
*A*
*B*
has flow diagram describing how the RCPU development access can be achieved via READI
(@ subsequent READI reset)
DSDI=1
(@ subsequent RCPU reset)
(DME=0)
Figure 24-83. RCPU Development Access Flow Diagram
DSCK=0 within 8 clocks of SRESET
(Debug Mode not enabled) No
negation to NOT enter debug mode
DSDI=1 (sync. self-clk mode)
MPC561/MPC563 Reference Manual, Rev. 1.2
(No Debug out-of-reset) No
Tools Negates HRESET 16 clocks after receiving Device Ready
Tool sends Download Request Message and configures
*(exit loop via
READI reset
(*A*) or via
system reset
(*B*))
READI module (assign DPA, DME & DOR, etc.)
(DPA, DME, DOR, etc. bits locked)
Tool Asserts and Negates RSTI
DEBUG MODE ENABLED
Device sends DID message
No
No
Entry?
BDM
Exit?
BDM
Device sends DSDO Message
Tool sends DSDI Message
Tool Asserts HRESET
DME=1
DOR=1
(DME=1)
Device sends Debug Mode Status
?
?
Yes
Yes (Debug Mode enabled)
Yes
DSCK=1 until 16 clocks after SRESET
“BDM entry” (status bit = 1)
Device sends Debug Mode
“BDM exit” (status bit = 0)
negation to enter debug mode
DSDI=1 (sync. self-clk mode)
Status Message
Yes (Debug out-of-reset)
Message
READI Module
24-81

Related parts for MPC564MZP56