MPC564MZP56 Freescale Semiconductor, MPC564MZP56 Datasheet - Page 953

IC MCU 512K FLASH 56MHZ 388-BGA

MPC564MZP56

Manufacturer Part Number
MPC564MZP56
Description
IC MCU 512K FLASH 56MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Core
PowerPC
Processor Series
MPC5xx
Data Bus Width
32 bit
Maximum Clock Frequency
56 MHz
Data Ram Size
32 KB
On-chip Adc
Yes
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Mounting Style
SMD/SMT
A/d Bit Size
10 bit
A/d Channels Available
32
Height
1.95 mm
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Length
27 mm
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Supply Voltage (max)
2.7 V, 5.25 V
Supply Voltage (min)
2.5 V, 4.75 V
Width
27 mm
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP56
Manufacturer:
FREESCAL
Quantity:
364
Part Number:
MPC564MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC564MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The assertion and negation of the freeze signal when in debug mode disable is controlled by the exception
cause register (ECR) and the debug enable register (DER) as described in
the freeze signal the software needs to program the relevant bits in the debug enable register (DER). In
order to negate the freeze line the software needs to read the exception cause register (ECR) in order to
clear it and perform an rfi instruction.
If the exception cause register (ECR) is not cleared before the rfi is performed the freeze signal is not
negated. Therefore it is possible to nest inside a software monitor debugger without affecting the value of
the freeze line although rfi may be performed a few times. Only before the last rfi the software needs to
clear the exception cause register (ECR).
The above mechanism enables the software to accurately control the assertion and the negation of the
freeze signal.
23.6
Table 23-14
sections,
“Development Port Data Register
the mtspr and mfspr instructions.
Freescale Semiconductor
Section 23.6.2, “Comparator A–D Value Registers
Development Support Registers
lists the registers used for development support in SPR number order, and the register
SPR Number
(Decimal)
144
145
146
147
148
149
150
151
152
153
Table 23-14. Development Support Programming Model
Comparator A Value Register (CMPA)
See
Comparator B Value Register (CMPB)
See
Comparator C Value Register (CMPC)
See
Comparator D Value Register (CMPD)
See
Exception Cause Register (ECR)
See
Debug Enable Register (DER)
See
Breakpoint Counter A Value and Control Register (COUNTA)
See
Breakpoint Counter B Value and Control Register (COUNTB)
See
Comparator E Value Register (CMPE)
See
Comparator F Value Register (CMPF)
See
MPC561/MPC563 Reference Manual, Rev. 1.2
(DPDR),” follow the same SPR order. The registers are accessed with
Table 23-17
Table 23-17
Table 23-17
Table 23-17
Table 23-18
Table 23-19
Table 23-20
Table 23-21
Table 23-22
Table 23-22
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
for bit descriptions.
Name
(CMPA–CMPD)” through
Figure
23-6. In order to assert
Section 23.6.13,
Development Support
23-39

Related parts for MPC564MZP56