UPD70F3771GF-GAT-AX Renesas Electronics America, UPD70F3771GF-GAT-AX Datasheet - Page 1328

no-image

UPD70F3771GF-GAT-AX

Manufacturer Part Number
UPD70F3771GF-GAT-AX
Description
MCU 32BIT V850ES/JX3-H 128-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Hr
Datasheet

Specifications of UPD70F3771GF-GAT-AX

Core Processor
RISC
Core Size
32-Bit
Speed
48MHz
Connectivity
CAN, CSI, EBI/EMI, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3771GF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JG3-H, V850ES/JH3-H
26.1 Overview
R01UH0042EJ0400 Rev.4.00
Sep 30, 2010
The following reset functions are available.
(1) Four kinds of reset sources
(2) Emergency operation mode
Caution An LVI circuit internal reset does not reset the LVI circuit.
Remark
WDT2 reset signal
• External reset input via the RESET pin
• Reset via the watchdog timer 2 (WDT2) overflow (WDT2RES)
• System reset via the comparison of the low-voltage detector (LVI) supply voltage and detected voltage
• System reset via the detecting clock monitor (CLM) oscillation stop
After a reset is released, the source of the reset can be confirmed with the reset source flag register (RESF).
If the WDT2 overflows during the main clock oscillation stabilization time inserted after reset, a main clock
oscillation anomaly is judged and the CPU starts operating on the internal oscillation clock.
Caution In emergency operation mode, do not access on-chip peripheral I/O registers other than registers
CLM reset signal
LVI reset signal
LVIM: Low-voltage detection register
RESET
used for interrupts, port function, WDT2, or timer M, each of which can operate with the internal
oscillation clock. In addition, operation of CSIF0 to CSIF4 and UARTC0 using the externally input
clock is also prohibited in this mode.
Figure 26-1. Block Diagram of Reset Function
CHAPTER 26 RESET FUNCTIONS
WDT2RF
Set
Clear
CLMRF
Set
Clear
Reset source flag
register (RESF)
LVIRF
Set
Clear
Internal bus
CHAPTER 26 RESET FUNCTIONS
Reset signal to
LVIM register
Reset signal
Reset signal
Page 1328 of 1509

Related parts for UPD70F3771GF-GAT-AX