MPC561MZP56 Freescale, MPC561MZP56 Datasheet - Page 512

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
Manufacturer
Freescale
Datasheet

Specifications of MPC561MZP56

Cpu Family
MPC56x
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
56MHz
Interface Type
QSPI/SCI/SPI/UART
Total Internal Ram Size
32KB
# I/os (max)
56
Number Of Timers - General Purpose
22
Operating Supply Voltage (typ)
2.6/5V
Operating Supply Voltage (max)
2.7/5.25V
Operating Supply Voltage (min)
2.5/4.75V
On-chip Adc
2(32-chx10-bit)
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
388
Package Type
BGA
Program Memory Type
ROMLess
Program Memory Size
Not Required
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
QADC64E Legacy Mode Operation
To accommodate wide variations of the main MCU clock frequency (IMB3 clock — f
generated by a programmable prescaler which divides the MCU IMB3 clock to a frequency within the
specified QCLK tolerance range. To allow the A/D conversion time to be maximized across the spectrum
of IMB3 clock frequencies, the QADC64E prescaler permits the frequency of QCLK to be software
selectable. It also allows the duty cycle of the QCLK waveform to be programmable.
The software establishes the basic high phase of the QCLK waveform with the PSH (prescaler clock high
time) field in QACR0, and selects the basic low phase of QCLK with the prescaler clock low time (PSL)
field. The combination of the PSH and PSL parameters establishes the frequency of the QCLK.
13-48
Prescaler Rate Selection
(From Control Register 0):
Queue 1 & 2 Timer
Mode Rate Selection
IMB3 Clock
(F
High Time
Cycles (PSH)
Input Sample Time
from (CCW)
Low Time
Cycles (PSL)
SYS
)
A change in the prescaler value while a conversion is in progress is likely to
corrupt the result from any conversion in progress. Therefore, any prescaler
write operation should be done only when both queues are in the disabled
modes.
Figure 13-24. QADC64E Clock Subsystem Functions
5
Down Counter
8
One’s Complement
MPC561/MPC563 Reference Manual, Rev. 1.2
5-Bit
2
Compare
3
Detect
Zero
5
3
2 7
2 8
Load PSH
2 9
NOTE
2 10
PERIODIC/INTERVAL
Binary Counter
A/D Converter
State Machine
Timer Select
2 11
2 12
2 13
2 14
Reset QCLK
Set QCLK
2 15
2 16 2 17
(F
SYS
QADC64E Clock
/ 2 to F
Generate
Clock
10
2
SYS
//40 )
Freescale Semiconductor
SAR Control
SAR
SYS
Periodic / Interval
Trigger Event
for Q1 AND Q2
QCLK
), QCLK is

Related parts for MPC561MZP56