EP1SGX10DF672C5N Altera, EP1SGX10DF672C5N Datasheet - Page 155

IC STRATIX GX FPGA 10KLE 672FBGA

EP1SGX10DF672C5N

Manufacturer Part Number
EP1SGX10DF672C5N
Description
IC STRATIX GX FPGA 10KLE 672FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX10DF672C5N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
362
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX10DF672C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX10DF672C5N
Manufacturer:
ALTERA
0
Figure 4–55. External Clock Outputs for Enhanced PLLs 11 & 12
Note to
(1)
Altera Corporation
February 2005
Counter
SSTL-3 class I
SSTL-3 class II
AGP (1× and 2× )
CTT
Table 4–19. I/O Standards Supported for Enhanced PLL Pins (Part 2 of 2)
g 0
For PLL 11, this pin is CLK13n; for PLL 12 this pin is CLK7n.
Figure
From Internal
I/O Standard
Logic or IOE
4–55:
Enhanced PLLs 11 and 12 support one single-ended output each (see
Figure
Therefore, to minimize jitter, do not place switching I/O pins next to this
output pin.
Stratix GX devices can drive any enhanced PLL driven through the global
clock or regional clock network to any general I/O pin as an external
output clock. The jitter on the output clock is not guaranteed for these
cases.
Clock Feedback
The following four feedback modes in Stratix GX device enhanced PLLs
allow multiplication and/or phase and delay shifting:
Zero delay buffer: The external clock output pin is phase-aligned
with the clock input pin for zero delay.
External feedback: The external feedback input pin, FBIN, is
phase-aligned with the clock input, CLK, pin. Aligning these clocks
allows you to remove clock delay and skew between devices. This
mode is only possible for PLLs 5 and 6. PLLs 5 and 6 each support
INCLK
4–55). These outputs do not have their own VCC and GND signals.
v
v
v
v
Input
FBIN
v
v
v
v
Stratix GX Device Handbook, Volume 1
PLLENABLE
or CLK6n, I/O, PLL12_OUT (1)
CLK13n, I/O, PLL11_OUT
Stratix GX Architecture
EXTCLK
Output
v
v
v
v
4–89

Related parts for EP1SGX10DF672C5N