EP1SGX10DF672C5N Altera, EP1SGX10DF672C5N Datasheet - Page 37

IC STRATIX GX FPGA 10KLE 672FBGA

EP1SGX10DF672C5N

Manufacturer Part Number
EP1SGX10DF672C5N
Description
IC STRATIX GX FPGA 10KLE 672FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX10DF672C5N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
362
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX10DF672C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX10DF672C5N
Manufacturer:
ALTERA
0
Figure 2–22. Data Path in Parallel Loopback Mode
Altera Corporation
June 2006
Deserializer
Active Path
Non-Active Path
Recovery
Clock
Unit
Serializer
Aligner
Word
BIST PRBS
Channel
Parallel Loopback
The parallel loopback mode exercises the digital logic portion of the
transceiver data path. The analog portions are not use in the loopback
path. The received data is not retimed.
parallel loopback mode. This option is not dynamically switchable.
Reception of an external signal is not possible in this mode.
Reverse Serial Loopback
The reverse serial loopback exercises the analog portion of the
transceiver. This loopback mode is dynamically switchable through the
tx_srlpbk port on a channel by channel basis. Asserting
rxanalogreset in reverse serial loopback mode powers down the
receiver buffer and CRU, preventing data loopback.
the data path in reverse serial loopback mode.
Aligner
Verifier
BIST PRBS
Generator
Encoder
8B/10B
Matcher
Rate
Decoder
Serializer
8B/10B
Byte
Stratix GX Device Handbook, Volume 1
Figure 2–22
Compensation
Deserializer
Phase
FIFO
Byte
Stratix GX Transceivers
shows the data path in
Figure 2–23
Incremental
Verifier
Compensation
BIST
Phase
FIFO
shows
Generator
BIST
2–27

Related parts for EP1SGX10DF672C5N