EP1SGX10DF672C5N Altera, EP1SGX10DF672C5N Datasheet - Page 93

IC STRATIX GX FPGA 10KLE 672FBGA

EP1SGX10DF672C5N

Manufacturer Part Number
EP1SGX10DF672C5N
Description
IC STRATIX GX FPGA 10KLE 672FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX10DF672C5N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
362
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX10DF672C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX10DF672C5N
Manufacturer:
ALTERA
0
Altera Corporation
February 2005
Table 4–4. M4K RAM Block Configurations (Simple Dual-Port)
Table 4–5. M4K RAM Block Configurations (True Dual-Port)
Read Port
256
128
256
128
512
512
4K
2K
1K
×
×
×
×
×
×
×
256
256
×
×
512
512
4K
2K
1K
Port A
1
2
4
16
32
18
36
8
9
×
×
×
×
×
×
×
16
18
1
2
4
8
9
4K 1
v
v
v
v
v
v
2K × 2
4K × 1
v
v
v
v
v
v
The memory address depths and output widths can be configured as
4,096 × 1, 2,048 × 2, 1,024 × 4, 512 × 8 (or 512 × 9 bits), 256 × 16 (or
256 × 18 bits), and 128 × 32 (or 128 × 36 bits). The 128 × 32- or 36-bit
configuration is not available in the true dual-port mode. Mixed-width
configurations are also possible, allowing different read and write
widths.
configurations.
When the M4K RAM block is configured as a shift register block, you can
create a shift register up to 4,608 bits (w × m × n).
v
v
v
v
v
1K ° 4 512 ° 8 256 ° 16
v
v
v
v
v
v
Tables 4–4
2K × 2
v
v
v
v
v
v
v
v
v
v
v
and
1K × 4
v
v
v
v
v
4–5
v
v
v
v
v
v
Write Port
summarize the possible M4K RAM block
512 × 8
Port B
v
v
v
v
v
128 ° 32 512 ° 9 256 ° 18
Stratix GX Device Handbook, Volume 1
v
v
v
v
v
v
256 × 16
v
v
v
v
v
v
v
v
Stratix GX Architecture
512 × 9
v
v
v
v
v
256 × 18
128 ° 36
v
v
v
v
v
4–27

Related parts for EP1SGX10DF672C5N