DF61654N50FTV Renesas Electronics America, DF61654N50FTV Datasheet - Page 753

IC H8SX/1654 MCU FLASH 120TQFP

DF61654N50FTV

Manufacturer Part Number
DF61654N50FTV
Description
IC H8SX/1654 MCU FLASH 120TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of DF61654N50FTV

Core Processor
H8SX
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, PWM, WDT
Number Of I /o
75
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
120-TQFP, 120-VQFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)3DK1657 - DEV EVAL KIT FOR H8SX/1657
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF61654N50FTV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
This LSI has a two-channel I
The I
interface functions. The register configuration that controls the I
Philips configuration, however.
Figure 16.1 shows the block diagram of the I
Figure 16.2 shows an example of I/O pin connections to external circuits.
16.1
• Continuous transmission/reception
• Start and stop conditions generated automatically in master mode
• Selection of acknowledge output levels when receiving
• Automatic loading of acknowledge bit when transmitting
• Bit synchronization/wait function
• Six interrupt sources
• Direct bus drive
Since the shift register, transmit data register, and receive data register are independent from
each other, the continuous transmission/reception can be performed.
In master mode, the state of SCL is monitored per bit, and the timing is synchronized
automatically. If transmission or reception is not yet possible, drive the SCL signal low until
preparations are completed
Transmit-data-empty (including slave-address match), transmit-end, receive-data-full
(including slave-address match), arbitration lost, NACK detection, and stop condition
detection
Two pins, the SCL and SDA pins function as NMOS open-drain outputs.
2
C bus interface conforms to and provides a subset of the Philips I
Features
Section 16 I
2
C bus interface.
2
C Bus Interface2 (IIC2)
2
C bus interface2.
Rev.1.00 Sep. 08, 2005 Page 703 of 966
2
C bus differs partly from the
Section 16 I
2
C bus (inter-IC bus)
2
C Bus Interface2 (IIC2)
REJ09B0219-0100

Related parts for DF61654N50FTV