MC68HC711P2CFN4 Freescale Semiconductor, MC68HC711P2CFN4 Datasheet - Page 122

no-image

MC68HC711P2CFN4

Manufacturer Part Number
MC68HC711P2CFN4
Description
IC MCU 32K OTP 4MHZ 84-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheet

Specifications of MC68HC711P2CFN4

Core Processor
HC11
Core Size
8-Bit
Speed
4MHz
Connectivity
MI Bus, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
50
Program Memory Size
32KB (32K x 8)
Program Memory Type
OTP
Eeprom Size
640 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
84-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC711P2CFN4
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68HC711P2CFN4
Manufacturer:
HITACHI
Quantity:
5 510
Part Number:
MC68HC711P2CFN4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC711P2CFN4
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Motorola Interconnect Bus (MI BUS)
6.10.6 S2SR2 — MI BUS2 status register 2
6.10.7 S2DRL — MI BUS2 data register
Technical Data
SCI/MI 2 data low (S2DRL)
SCI/MI 2 status 2 (S2SR2)
RAF — Receiver active flag (read only)
This register forms the 8-bit data/address word for the MI push field and
contains the 3-bit data word received as the MI pull field.
R/T[7:0] — Receiver/transmitter data bits [7:0]
Freescale Semiconductor, Inc.
READ: Reads access the three bits of pull field data (stored in bits
3–1) of the read-only MI BUS receive data register. Bits [7:4, 0] are a
fixed data pattern when a valid status and end-of-frame is returned. A
valid status is represented by the following data pattern: 0101 xxx1
(bits 7–0), where ‘xxx’ is the status. All ones in the receive data
register indicate that an error occurred on the MI BUS. Bits are
received LSB first by the MCU, and the status bits map as shown in
the above table.
WRITE: Writes access the eight bits of the write-only MI BUS transmit
data register. MI BUS devices require a 5-bit data pattern followed by
a 3-bit address pattern to be sent during the push field. The data
pattern is mapped to the lowest five bits of the data register and the
address to the highest three bits, as shown in the above table. Thus
MI-data[4:0] is written to S2DRL[4:0] and MI-address[2:0] is written to
S2DRL[7:5].
Address bit 7
Address bit 7
For More Information On This Product,
$0055
$0057 R7T7B R6T6B R5T5B R4T4B R3T3B R2T2B R1T1B R0T0B undefined
1 = A character is being received.
0 = A character is not being received.
Motorola Interconnect Bus (MI BUS)
Go to: www.freescale.com
A2
0
0
bit 6
bit 6
A1
0
1
bit 5
bit 5
A0
0
0
bit 4
bit 4
D4
0
1
bit 3
bit 3
S1
D3
0
bit 2
bit 2
D2
S2
0
MC68HC11P2 — Rev 1.0
bit 1
bit 1
D1
S3
0
RAF2 0000 0000
bit 0
bit 0
D0
1
Push field
Pull field
on reset
on reset
State
State

Related parts for MC68HC711P2CFN4