SC2200 NSC [National Semiconductor], SC2200 Datasheet - Page 62

no-image

SC2200

Manufacturer Part Number
SC2200
Description
Thin Client On a Chip
Manufacturer
NSC [National Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC2200A-00
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
SC2200A-00A00
Manufacturer:
MAXIM
Quantity:
15
Part Number:
SC2200A-00A00E
0
Part Number:
SC2200UCL-26
Manufacturer:
ALTERA
0
Part Number:
SC2200UCL-266
Manufacturer:
NSC
Quantity:
5 510
Part Number:
SC2200UCL-266
Manufacturer:
AMD
Quantity:
648
Part Number:
SC2200UCL-266
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
SC2200UCL-266 D2
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
SC2200UFH-266
Manufacturer:
SIERRA
Quantity:
1 238
Part Number:
SC2200UFH-266
Manufacturer:
AMD
Quantity:
996
Part Number:
SC2200UFH-266
Manufacturer:
NS/国半
Quantity:
20 000
www.national.com
Signal Definitions
2.4.6
Signal Name
INTA#
INTB#
INTC#
INTD#
PAR
FRAME#
IRDY#
PCI Bus Interface Signals (Continued)
EBGA
AE3
AF1
B22
C10
H4
E1
C8
(Continued)
BalL No.
TEPBGA
D26
C26
AA2
C9
D8
F2
J4
Type
I/O
I/O
I/O
I
Description
PCI Interrupts. The SC2200 provides inputs
for the optional “level-sensitive” PCI inter-
rupts (also known in industry terms as
PIRQx#). These interrupts can be mapped to
IRQs of the internal 8259A interrupt control-
lers using PCI Interrupt Steering Registers 1
and 2 (F0 Index 5Ch and 5Dh).
Note: If selected as INTC# or INTD# func-
Parity. Parity generation is required by all
PCI agents. The master drives PAR for
address- and write-data phases. The target
drives PAR for read-data phases. Parity is
even across AD[31:0] and C/BE[3:0]#.
For address phases, PAR is stable and valid
one PCI clock after the address phase. It has
the same timing as AD[31:0] but is delayed
by one PCI clock.
For data phases, PAR is stable and valid one
PCI clock after either IRDY# is asserted on a
write transaction or after TRDY# is asserted
on a read transaction.
Once PAR is valid, it remains valid until one
PCI clock after the completion of the data
phase. (Also see PERR#.)
Frame Cycle. Frame is driven by the current
master to indicate the beginning and duration
of an access. FRAME# is asserted to indi-
cate the beginning of a bus transaction.
While FRAME# is asserted, data transfers
continue. FRAME# is deasserted when the
transaction is in the final data phase.
This signal is internally connected to a pull-
up resistor.
Initiator Ready. IRDY# is asserted to indi-
cate that the bus master is able to complete
the current data phase of the transaction.
IRDY# is used in conjunction with TRDY#. A
data phase is completed on any PCI clock in
which both IRDY# and TRDY# are sampled
as asserted. During a write, IRDY# indicates
that valid data is present on AD[31:0]. During
a read, it indicates that the master is pre-
pared to accept data. Wait cycles are
inserted until both IRDY# and TRDY# are
asserted together.
This signal is internally connected to a pull-
up resistor.
62
tion(s) but not used, tie INTC# and
INTD# high.
GPIO19+IOCHRDY
IDE_DATA7
Mux
D12
D14
---
---
---
Revision 3.0

Related parts for SC2200