MCIMX286CVM4B Freescale Semiconductor, MCIMX286CVM4B Datasheet - Page 396

no-image

MCIMX286CVM4B

Manufacturer Part Number
MCIMX286CVM4B
Description
IC MPU I.MX286 289MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX28r

Specifications of MCIMX286CVM4B

Core Processor
ARM9
Core Size
32-Bit
Speed
454MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, MMC, SmartCard, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Program Memory Size
128KB (32K x 32)
Program Memory Type
Mask ROM
Ram Size
32K x 32
Voltage - Supply (vcc/vdd)
1.25 V ~ 5.25 V
Data Converters
A/D 17x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
289-LFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Lead Free Status / Rohs Status
Compliant
Programmable Registers
6.5.28 AHB to APBH DMA Channel 2 Debug Information
This register gives debug visibility for the APB and AHB byte counts for DMA Channel
2.
This register allows debug visibility of the APBH DMA Channel 2.
Address:
Re-
6.5.29 APBH DMA Channel 3 Current Command Address Register
The APBH DMA Channel 3 current command address register points to the multiword
command that is currently being executed. Commands are threaded on the command address.
396
set
Bit
W
R
AHB_BYTES
APB_BYTES
31
0
31 16
Field
15 0
30
0
Field
29
0
(HW_APBH_CH2_DEBUG2)
(HW_APBH_CH3_CURCMDAR)
HW_APBH_CH2_DEBUG2
28
0
This value reflects the current number of APB bytes remaining to be transfered in the current transfer.
This value reflects the current number of AHB bytes remaining to be transfered in the current transfer.
27
0
HW_APBH_CH2_DEBUG1 field descriptions (continued)
26
0
i.MX28 Applications Processor Reference Manual, Rev. 1, 2010
25
APB_BYTES
0
0x15
0x1C
0x1D
0x1E
0x1F
24
HW_APBH_CH2_DEBUG2 field descriptions
0
WAIT_END — When the Wait for Command End bit is set, the state machine enters this
state until the DMA device indicates that the command is complete.
WRITE_WAIT — During DMA Write transfers, the state machine waits in this state until the
AHB master completes the write to the AHB memory space.
HALT_AFTER_TERM — If HALTONTERMINATE is set and a terminate signal is set, the
state machine enters this state and effectively halts. A channel reset is required to exit this
state
CHECK_WAIT — If the Chain bit is a 0, the state machine enters this state and effectively
halts.
WAIT_READY — When the NAND Wait for Ready bit is set, the state machine enters this
state until the GPMI device indicates that the external device is ready.
23
0
22
0
21
0
8000_4000h base + 240h offset = 8000_4240h
20
0
19
0
18
0
17
0
16
0
15
0
Description
14
0
Description
13
0
12
0
11
0
10
0
AHB_BYTES
0
9
0
8
Freescale Semiconductor, Inc.
0
7
0
6
0
5
0
4
3
0
0
2
0
1
0
0

Related parts for MCIMX286CVM4B