IPR-PCIE/1 Altera, IPR-PCIE/1 Datasheet - Page 296
IPR-PCIE/1
Manufacturer Part Number
IPR-PCIE/1
Description
IP CORE Renewal Of IP-PCIE/1
Manufacturer
Altera
Type
MegaCorer
Specifications of IPR-PCIE/1
Software Application
IP CORE, Interface And Protocols, PCI
Supported Families
Arria GX, Cyclone II, HardCopy II, Stratix II
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Rohs Compliant
NA
Function
PCI Express Compiler, x1 Link Width
License
Renewal License
Lead Free Status / RoHS Status
na
Lead Free Status / RoHS Status
na
- Current page: 296 of 362
- Download datasheet (7Mb)
16–12
Compile the Design
Program a Device
PCI Express Compiler User Guide
f
1
You can use the same testbench to simulate the Completer-Only single dword IP core
by changing the settings in the driver file. For the Verilog HDL design example, edit
the altpcietb_bfm_driver.v file in the
c:\sopc_pci\pci_express_compiler_examples\sopc\testbench directory to enable
target memory tests and specify the completer-only single dword variant. Set the
following parameters in the file to one:
You can use the Quartus II software to compile the system generated by SOPC
Builder.
To compile your design, follow these steps:
1. In the Quartus II software, open the pcie_top.qpf project.
2. On the View menu, point to Utility Windows, and then click Tcl Console.
3. To source the script that sets the required constraints, type the following command
4. On the Processing menu, click Start Compilation.
5. After compilation, expand the TimeQuest Timing Analyzer folder in the
After you compile your design, you can program your targeted Altera device and
verify your design in hardware.
For more information about IP functional simulation models, see the
Designs
■
■
■
If you are running the VHDL design example, edit the altpcietb_bfm_driver.vhd
in the c:\sopc_pci\pci_express_compiler_examples\sopc\testbench directory to
set the following parameters to one.
■
■
■
in the Tcl Console window:
Compilation Report. Note whether the timing constraints are achieved in the
Compilation Report.
If your design does not initially meet the timing constraints, you can find the
optimal Fitter settings for your design by using the Design Space Explorer. To use
the Design Space Explorer, click Launch Design Space Explorer on the tools
menu.
source pci_compiler_0.tcl r
parameter RUN_TGT_MEM_TST = 1;
parameter RUN_DMA_MEM_TST = 0;
parameter AVALON_MM_LITE = 1;
RUN_TGT_MEM_TST : std_logic := '1';
RUN_DMA_MEM_TST : std_logic := '0';
AVALON_MM_LITE : std_logic := '1';
chapter in volume 3 of the Quartus II Handbook.
Chapter 16: SOPC Builder Design Example
December 2010 Altera Corporation
Simulating Altera
Compile the Design
Related parts for IPR-PCIE/1
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
IP CORE Renewal Of IP-PCI/MT32
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-PCI/MT64
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-PCI/T32
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-PCI/T64
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-PCIE/4
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-PCIE/8
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP NIOS II MEGACORE RENEW
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
IP CORE Renewal Of IP-XAUIPCS
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet: