EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 203

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
Chapter 6: I/O Features in Stratix IV Devices
On-Chip Termination Support and I/O Termination Schemes
February 2011 Altera Corporation
LVDS Input OCT (R
Summary of OCT Assignments
f
Stratix IV devices support OCT for differential LVDS input buffers with a nominal
resistance value of 100 Ω , as shown in
in row I/O banks when both the V
do not support OCT R
PLL_L[1,4]_CLK[p,n], and PLL_R[1,4]_CLK[p,n] on the row I/O banks of Stratix IV
devices do not support R
Figure 6–22. Differential Input OCT
For more information about differential on-chip termination, refer to the
Differential I/O Interfaces and DPA in Stratix IV Devices
Table 6–9
Table 6–9. Summary of OCT Assignments in the Quartus II Software
Input Termination
Output Termination
Note to
(1) You can enable differential OCT R
Assignment Name
Table
lists the OCT assignments for the Quartus II software version 9.1 and later.
D
6–9:
)
Transmitter
D.
Parallel 50 Ω with calibration
Differential
Series 25 Ω without calibration
Series 50 Ω without calibration
Series 25 Ω with calibration
Series 40 Ω with calibration
Series 50 Ω with calibration
Series 60 Ω with calibration
Dedicated clock input pairs CLK[1,3,8,10][p,n],
D
termination.
D
in row I/O banks when both V
Value
CCIO
Figure
Z
Z
O
O
and V
= 50 Ω
= 50 Ω
6–22. Differential OCT R
CCPD
is set to 2.5 V. Column I/O banks
CCIO
Input buffers for single-ended and
differential HSTL/SSTL standards
Input buffers for LVDS receivers on
row I/O banks
Output buffers for single-ended
LVTTL/LVCMOS and HSTL/SSTL
standards as well as differential
HSTL/SSTL standards
chapter.
and V
CCPD
100 Ω
Stratix IV Device Handbook Volume 1
are set to 2.5 V.
Applies To
Receiver
(1)
D
can be enabled
High Speed
6–31

Related parts for EP4SGX530HH35C2N