EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 332

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
9–4
Power-On Reset Circuitry
Figure 9–2. Simplified POR Diagram for Stratix IV Devices
Stratix IV Device Handbook Volume 1
V
V
V
V
V
CCPGM
CC
CCPD
CCPT
CCAUX
1
1
When power is applied to a Stratix IV device, a POR event occurs if the power supply
reaches the recommended operating range within the maximum power supply ramp
time (t
remain tri-stated, during which device configuration could fail. The maximum t
for Stratix IV devices is 100 ms; the minimum t
high, the maximum T
Stratix IV devices provide a dedicated input pin (PORSEL) to select a POR delay time
during power up. When the PORSEL pin is connected to GND, the POR delay time is
100 to 300 ms. When the PORSEL pin is set to high, the POR delay time is 4 to 12 ms.
The POR block consists of a regulator POR, satellite POR, and main POR to check the
power supply levels for proper device configuration.
The satellite POR monitors the following:
Altera requires powering up V
The main POR waits for satellite POR and the regulator POR to release the POR
signal. Until the release of the POR signal, the device configuration cannot start.
The internal configuration memory supply that is used during device configuration is
checked by the regulator POR block and is gated in the main POR block for the final
POR trip.
All configuration-related dedicated and dual function I/O pins must be powered by
V
CCPGM
Regulator POR
V
programming
V
technology
V
Satellite POR
CCPD
CCAUX
CC
R AMP
.
and V
Figure 9–2
and V
). If t
power supply which is the auxiliary supply for the programmable power
CCPT
RAMP
CCPGM
power supplies that are used in the device core
shows a simplified diagram of the POR block.
is not met, the device I/O pins and programming registers
RAMP
power supplies that are used in the I/O buffers and for device
for Stratix IV devices is 4 ms.
PORSEL
CC
before V
Chapter 9: Hot Socketing and Power-On Reset in Stratix IV Devices
CCAUX
RAMP
.
POR Pulse
is 50 µs. When the PORSEL pin is
Main POR
Setting
February 2011 Altera Corporation
Power-On Reset Circuitry
POR
RAMP

Related parts for EP4SGX530HH35C2N