TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 107

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
LHSYNC
LCP0
LD-bus
LDMA1
HDMA
(Worst case)
LDMA2
(4) CPU + LDMA+ ARDMA + HDMA
LHSYNC [period: s] − LCD driver data transfer time [s] − t
In the case of STN display
In the case of TFT display
perform LDMA properly, the priorities among the four bus masters should be set in the
order of LDMA > ARDMA > HDMA > CPU.
shall be considered first.
transferring data from the LCD controller to the LCD driver, and the transfer
operation (LDMA1) for reading data from the display RAM into the FIFO buffer in the
LCD controller.
HDMA is started immediately before LDMA1 is started, LDMA must wait until HDMA
has finished before it can be started (LDMA2). LDMA2 must finish operation before the
LCD driver output for the next stage is started.
This is a case in which all the bus masters are active at the same time.
Since the LCD display function cannot work properly if the LCD controller cannot
Before calculating the CPU bus stop rate, the conditions for proper LCD display
The above diagram shows the LHSYNC signal, LCP0 signal, and LD-bus signal for
LDMA is started immediately after data has been transferred to the LCD driver. If
= HDMA continuous time [s] + CPU operation time [s]
LCD driver data transfer time [s] = SegNum/8×(1/fSYS) × (LD bus transfer speed)
LCD driver data transfer time [s] = SegNum×(1/ fSYS) × (LD bus transfer speed)
92CF26A-106
Setup time 1
STOP
(LCD) [s]
TMP92CF26A
2007-11-21
Setup time 2

Related parts for TMP92CF26AXBG