TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 636

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
3.25.2
• Entering the Power Cut Mode
Note: As soon as the PMCCTL<PCM_ON> bit is set to 1, the power management signal (PWE) changes from 1 to 0
converter. Then, configure the output pins to function as ports through the Pn, PnCR and
PnDR registers. At this time, the PM7 pin should be configured as the PWE input pin. Also,
the internal RTC pin and the external interrupt pins that are used for waking up from the
Power Cut mode should be configured as interrupt inputs and enabled.
the INT4 pin is used as the TSI input, the debounce circuit should be disabled.
46000H to 49FFFH.
waking up should be predefined in this wake-up program.)
the Power Cut mode (the time period required for the power supply voltage and the
high-frequency clock to stabilize) by the PMCCTL<WUTM1:0> bits. Power Cut mode is
then entered by writing a 1 to the PMCCTL<PCM_ON> bit.
external I/O and PMC.
Detailed Description of Mode Transitions
When entering the Power Cut mode, the CPU needs to be executing in the on-chip RAM.
The low-frequency clock (XT) must be enabled.
It is also necessary to disable interrupts, and to stop DMA operations, WDT and AD
The interrupt inputs should be configured as rising-edge triggered, if configurable. When
The wake-up program must be prewritten to the on-chip RAM area at addresses from
(Including the initial setting of the WDT and other registers, all the required settings for
Finally, stop the PLL if it is operated, and specify the warm-up time for waking up from
At this time, the RESET (HOT_RESET) signal is asserted to all the circuits excluding the
This section explains the procedures for entering and exiting the Power Cut mode.
and external power supplies are turned off.
92CF26A-635
TMP92CF26A
2007-11-21

Related parts for TMP92CF26AXBG