TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 200

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
3.8.4
The page mode operation to ROM is specified by PMEMCR.
D0~D15
A0~A23
(1) Operations and register settings
SDCLK
This section describes page mode access operations to ROM and the required register settings.
Note: Specify the number of wait states (n) using the control register (BnCSL) for each address space.
PMEMCR<OPWR1:OPWR0>
PMEMCR<PR1:PR0>
CS
Controlling the Page Mode Access to ROM
RD
configured for this mode of access. The page mode operation to ROM is specified by the
Page ROM Control register, PMEMCR.
to page mode.
PMEMCR<OPWR1:OPWR0> bits.
<OPWR1> <OPWR0>
PMEMCR<PR1:PR0>. When the specified page boundary is reached, the controller
terminates the page read operation. The first data of the next page is read in the normal
mode. Then, the following data is read again in page mode.
2
<PR1>
The TMP92CF26A supports page mode accesses to ROM. Only the CS2 space can be
Setting the PMEMCR<OPGE> bit to 1 sets the mode of memory access to the CS2 space
The
The page size (the number of bytes) of ROM as seen from the CPU is determined by
Figure 3.8.5 Page Mode Access Timing (when using a 8-byte page size)
0
0
1
1
0
0
1
1
number
t
CYC
t
AD3
<PR0>
t
RD3
0
1
0
1
+ 0
0
1
0
1
of
cycles
Input
Data
92CF26A-199
Number of Cycles in Page Mode
ROM Page Size
required
16 bytes (Default)
t
t
HA
AD2
2 cycles (n-2-2-2 mode) (n ≥ 3)
3 cycles (n-3-3-3 mode) (n ≥ 4)
4 cycles (n-4-4-4 mode) (n ≥ 5)
1 cycle (n-1-1-1 mode) (n ≥ 2)
64 bytes
32 bytes
8 bytes
+ 1
Input
Data
for
a
t
t
HA
AD2
read
+ 2
Input
Data
cycle
t
t
HA
AD2
is
+ 3
specified
Input
Data
TMP92CF26A
t
t
HA
HR
2007-11-21
by
the

Related parts for TMP92CF26AXBG