TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 436

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
4.
(c-3-2) OUT status stage
1.
2.
3.
4.
normally, the UDC sets error to STATUS register.
normally, the UDC sets error to STATUS register. For sequence of this protocol,
refer to section supplement.
• Set STATU to READY.
• Assert INT_STATUS interrupt.
• Set STATUS register to TX_ERR and state returns to IDLE and wait for
• Token: OUT
• Data: DATA1 (0 data length)
• Handshake: ACK, NAK, STALL
• INVALID condition: State returns to IDLE.
• STALL condition: Data is cleared, stall handshake is returned, and state
Whether EOP register is accessed or not is confirmed externally. If it is not
accessed, NAK handshake is returned to continue control transfer and state
returns to IDLE.
• Set STATUS to READY.
• Assert INT_STATUS interrupt.
• Set RX_ERR to STATUS register and return to IDLE. It waits to retry status
It finishes normally by the above transaction.
If a time out occurs without receiving ACK from host,
At this point, if new SETUP stage is started without status stage finishing
The transaction format for OUT status stage is given below.
Control flow
The transaction flow for OUT status stage in the UDC is given below.
It finishes normally by the above transaction.
If there is an error in data, ACK handshake is not returned.
At this point, if new SETUP stage is started without status stage finishing
If ACK handshake from host is received,
Token packet is received and address, endpoint number and error are
confirmed. If they do not correspond, the state returns to IDLE. If status stage
is enabled base on stage control flow in the UDC, advance to next stage.
STATUS register state is confirmed.
If EOP register is access is confirmed, 0-data-length data packet and CRC are
received.
If there is no error in data, ACK handshake is transmitted to host.
restring status stage.
stage.
92CF26A-435
returns to IDLE.
TMP92CF26A
2007-11-21

Related parts for TMP92CF26AXBG