TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 309

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
TB1MOD
(1192H)
A read-
modify-write
operation
cannot be
performed
Bit symbol
Read/Write
Reset State
Function
Always write “0”.
TMRB1 source clock
Control clearing for up counter (UC12)
Capture/interrupt timing
Software capture
<TB1CPM1:0>
<TB1CLK1:0>
<TB1CLE>
7
0
<TB1CP0I>
R/W
6
0
Figure 3.13.5 Register for TMRB
00
01
10
11
00
01
10
11
0
1
Software
capture
control
0: Software
capture
1:Undefined
TMRB1 Mode Register
TB1CP0I
W*
Disable
Capture to TB1CP0H/L at rising edge of TB1IN0
Capture to TB1CP0H/L at rising edge of TB1IN0
Capture to TB1CP1H/L at falling edge of TB1IN0
Capture to TB1CP0H/L at rising edge of TA3OUT
Capture to TB1CP1H/L at falling edge of TA3OUT
5
TB1IN0 pin input
φT1
φT4
φT16
Disable
Enable clearing by match with TB1RG1H/L
1
92CF26A-308
0
1
Capture timing
00:Disable
01:TB1IN0 ↑
10: TB1IN0 ↑ TB1IN0 ↓
11: TA3OUT ↑ TA3OUT ↓
TB1CPM1 TB1CPM0
INT7 occurs at
rising edge
INT7 occurs at
rising edge
INT7 occurs at
falling edge
INT7 occurs at rising
edge
The value of up counter is captured to TB1CP0H/L
Undefined
4
0
Capture control
3
0
Control
Up counter
0:Disable
1:Enable
TB1CLE
R/W
2
0
INT7 occurs at the rising
edge of TB1IN0
INT7 occurs at the rising
edge of TB1IN0
INT7 occurs at the rising
edge of TB1IN0
TMRB1 source clock
00: TB1IN0 input
01: φT1
10: φT4
11: φT16
TB1CLK1
1
0
INT7 control
TMP92CF26A
TB1CLK0
2007-11-21
0
0

Related parts for TMP92CF26AXBG