SAM9G45 Atmel Corporation, SAM9G45 Datasheet - Page 184

no-image

SAM9G45

Manufacturer Part Number
SAM9G45
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G45

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
5
Lin
4
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
2
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Debug Support
11-4
The mapping of the register address field to the CP15 registers is shown in Table 11-2.
Writes to either the cache operations register (CRn = c7) or the TLB operations register
(CRn = c8), which require a form of address to select an entry to be manipulated, use
the data value part of the scan chain to provide the address information. The format of
the address field is identical to that used for the value of Rd, for the equivalent MCR
instruction.
Memory system debug operations (CRn = c15), which require an address to be used to
select an entry, use the value held in the debug address register (see Debug and Test
Address Register on page B-4). The format of the address field is identical to that used
for the value of Rd, for the equivalent MCR instruction.
If an invalid instruction is scanned into scan chain 15, it is translated into a read of the
ID register. This means that you can check the output data for ID register reads to
indicate that an invalid instruction has been scanned in.
Copyright © 2001-2003 ARM Limited. All rights reserved.
Table 11-2 Scan chain 15 mapping to CP15 registers
MRC/MCR
instruction field
Opcode_1
Opcode_2
CRn
CRm
Scan chain 15
mapping
[46:44]
[43:41]
[40:37]
[36:33]
ARM DDI0198D

Related parts for SAM9G45