DK-DEV-4SGX230N Altera, DK-DEV-4SGX230N Datasheet - Page 1003
DK-DEV-4SGX230N
Manufacturer Part Number
DK-DEV-4SGX230N
Description
KIT DEVELOPMENT STRATIX IV
Manufacturer
Altera
Series
Stratix® IVr
Type
FPGAr
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.DK-DEV-4SGX230N.pdf
(2 pages)
4.DK-DEV-4SGX530N.pdf
(57 pages)
Specifications of DK-DEV-4SGX230N
Contents
Development Board, Universal Power Supply, Cables and Software
Silicon Manufacturer
Altera
Core Architecture
FPGA
Core Sub-architecture
Stratix
Silicon Core Number
EP4S
Silicon Family Name
Stratix IV GX
Rohs Compliant
Yes
For Use With/related Products
EP4SGX230K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2594
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DK-DEV-4SGX230N
Manufacturer:
Altera
Quantity:
135
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- DK-DEV-4SGX230N PDF datasheet #3
- DK-DEV-4SGX530N PDF datasheet #4
- Current page: 1003 of 1154
- Download datasheet (32Mb)
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
Protocol Settings
Table 1–13. MegaWizard Plug-In Manager Options (Rate Match/Byte Order Screen) (Part 2 of 3)
February 2011 Altera Corporation
Create the rx_rmfifoempty port to
indicate when the rate match FIFO is
empty.
Create the
rx_rmfifodatainserted port to
indicate when data is inserted in the
rate match FIFO.
Create the rx_rmfifodatadeleted
port to indicate when data is deleted
in the rate match FIFO.
Enable insertion or deletion of
consecutive characters or ordered
sets
Enable byte ordering block.
What do you want the byte ordering
to be based on?
What is the byte ordering pattern?
ALTGX Setting
This option creates the output port rx_rmfifoempty
when you enable the Enable Rate Match FIFO option.
It is a status flag that the rate match block forwards
to the FPGA fabric. It indicates when the rate match
FIFO block is empty (5 words full). This signal
remains high as long as the FIFO is empty. It is
asynchronous to the receiver data path.
This option creates the output port
rx_rmfifodatainserted flag when you enable the
Enable Rate Match FIFO option. It is a status flag
that the rate match block forwards to the FPGA fabric.
This indicates the insertion of skip patterns. For every
deletion, this signal is high for one parallel clock
cycle.
This option creates the output port
rx_rmfifodatadeleted flag when you enable the
Enable Rate Match FIFO option. It is a status flag
that the rate match block forwards to the FPGA fabric.
This indicates the deletion of skip patterns. For every
insertion, this signal is high for one parallel clock
cycle.
This option enables the back-to-back insertion or
deletion of skip characters in the rate match FIFO.
This option is available for selection in Single-width
mode. It is enabled by default in Double-width mode.
This option enables the byte ordering block. It is
available in both Single-width and Double-width
modes. It is available only when the channel width is:
■
■
As soon as the byte ordering block sees the rising
edge of the appropriate signal, it compares the
LSByte coming out of the byte deserializer with the
byte ordering pattern. If they do not match, the byte
ordering block inserts the pad character that you
enter in the What is the byte ordering pad pattern?
option such that the byte ordering pattern is seen in
the LSByte position. Inserting this pad character
enables the byte ordering block to restore the correct
byte order.
This option is available only when the byte ordering
block is enabled. This option allows you to trigger the
byte ordering block on the rising edge of either the
rx_syncstatus signal or the user-controlled
rx_enabyteord signal from the FPGA fabric.
This option is available only when the byte ordering
block is enabled. Enter the 10-bit pattern that the byte
ordering block must place in the LSByte position of
the receiver parallel data on the rx_dataout port.
16-bits/20-bits in Single-width mode
32-bits/40-bits in Double-width mode
Description
Stratix IV Device Handbook Volume 3
“Rate Match FIFO in Basic
Single-Width Mode” and
“Rate Match FIFO in Basic
Double-Width Mode”
sections in the
Architecture In Stratix IV
Devices
“Rate Match FIFO in Basic
Single-Width Mode” and
“Rate Match FIFO in Basic
Double-Width Mode”
sections in the
Architecture in Stratix IV
Devices
“Rate Match FIFO in Basic
Single-Width Mode” and
“Rate Match FIFO in Basic
Double-Width Mode”
sections in the
Architecture in Stratix IV
Devices
“Byte Ordering Block”
section in the
Architecture in Stratix IV
Devices
“Byte Ordering Block”
section in the
Architecture In Stratix IV
Devices
“Byte Ordering Block”
section in the
Architecture in Stratix IV
Devices
chapter.
chapter.
chapter.
chapter.
chapter.
chapter.
Reference
—
Transceiver
Transceiver
Transceiver
Transceiver
Transceiver
Transceiver
1–45
Related parts for DK-DEV-4SGX230N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
KIT DEV ARRIA II GX FPGA 2AGX125
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV CYCLONE III LS EP3CLS200
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV STRATIX IV FPGA 4SE530
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV FPGA 2AGX260 W/6.375G TX
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV MAX V 5M570Z
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV STRATIX V FPGA 5SGXEA7
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEVELOPMENT STRATIX III
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV ARRIA GX 1AGX60N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT STARTER CYCLONE IV GX
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEVELOPMENT STRATIX IV
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: