H8S2110B RENESAS [Renesas Technology Corp], H8S2110B Datasheet - Page 443

no-image

H8S2110B

Manufacturer Part Number
H8S2110B
Description
Renesas 16-Bit Single-Chip Microcomputer Renesas H8S Family/H8S/2100 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
15.6
15.6.1
LPC operation can be enabled or disabled using the module stop control register. The initial
setting is for LPC operation to be halted. Register access is enabled by canceling module stop
mode. For details, refer to section 19, Power-Down Modes.
15.6.2
The host interface provides buffering of asynchronous data from the host processor and slave
processor (this LSI), but an interface protocol that uses the flags in STR must be followed to avoid
data contention. For example, if the host and slave processor both try to access IDR or ODR at the
same time, the data will be corrupted. To prevent simultaneous accesses, IBF and OBF must be
used to allow access only to data for which writing has finished.
No
No
Usage Notes
Module Stop Mode Setting
Notes on Using Host Interface
Write 1 to IRQ1E1
ODR1 write
transferred?
OBF1 = 0?
All bytes
Figure 15.8 HIRQ Flowchart (Example of Channel 1)
Yes
Yes
Slave CPU
SERIRQ IRQ1 output
source clearance
SERIRQ IRQ1
Section 15 Host Interface LPC Interface (LPC)
Rev. 2.00 Mar 21, 2006 page 405 of 518
Hardware operation
Software operation
Interrupt initiation
Master CPU
ODR1 read
REJ09B0299-0200

Related parts for H8S2110B