MPC8533EVTARJ Freescale Semiconductor, MPC8533EVTARJ Datasheet - Page 793

no-image

MPC8533EVTARJ

Manufacturer Part Number
MPC8533EVTARJ
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJ

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.5.3.3.12 Receive Descriptor Base Address High Register (RBASEH)
The RBASEH register is written by the user with the most significant address bits common to all RxBD
addresses, including RBASE0–RBASE7 and RBPTR0–RBPTR7. As a consequence, RxBD rings must be
placed in a 4 Gbyte segment of memory whose base address is prefixed by the bits in RBASEH. However,
Rx data buffers may potentially reside in a different memory region based at RBDBPH.
describes the definition for the RBASEH register.
Table 15-24
15.5.3.3.13 Receive Descriptor Base Address Registers (RBASE0–RBASE7)
The RBASEn registers are written by the user with the base address of each RxBD ring n. Each such value
must be divisible by eight, since the 3 least-significant bits always write as 000.
RBASEn registers.
Table 15-25
Freescale Semiconductor
28–31
29–31
0–27
0–28
Bits
Bits
Offset eTSEC1:0x2_4400; eTSEC3:0x2_6400
Reset
Offset eTSEC1:0x2_4404+8× n ; eTSEC3:0x2_6404+8× n ××
Reset
W
W
R
R
RBASE n Receive base for ring n . RBASE defines the starting location in the memory map for the eTSEC RxBDs.
RBASEH Most significant bits common to all RxBD addresses—except data buffer pointers. The user must initialize
Name
0
0
Name
describes the fields of the RBASEH register.
describes the fields of the RBASEn registers.
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
This field must be 8-byte aligned. Together with setting the W (wrap) bit in the last BD, the user can select
how many BDs to allocate for the receive packets. The user must initialize RBASE before enabling the
eTSEC receive function on the associated ring.
Reserved
Reserved
RBASEH before enabling the eTSEC receive function.
Table 15-38. RBASE0–RBASE7 Field Descriptions
Figure 15-34. RBASEH Register Definition
Table 15-37. RBASEH Field Descriptions
Figure 15-35. RBASE Register Definition
RBASE n
All zeros
All zeros
Description
Description
Enhanced Three-Speed Ethernet Controllers
Figure 15-35
Access: Read/Write
Access: Read/Write
Figure 15-34
27 28
describes the
28 29
RBASEH
15-63
31
31

Related parts for MPC8533EVTARJ