MPC8533EVTARJ Freescale Semiconductor, MPC8533EVTARJ Datasheet - Page 933

no-image

MPC8533EVTARJ

Manufacturer Part Number
MPC8533EVTARJ
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJ

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
Other information about the link is also returned. (Extend Status, No pre, Remote Fault, An Ability, Link status, extend
Set up the MII Mgmt for a read cycle to the PHY MII Mgmt register (write the PHY address and Register address),
This advertises to the Link Partner that the TBI supports PAUSE and Full Duplex mode and does not support Half
This enables the TBI to restart Auto-Negotiations using the configuration set in the AN Advertisement register.
Set up the MII Mgmt for a write cycle to TBI’s AN Advertisement register (write the PHY address and Register
Set up the MII Mgmt for a write cycle to TBI’s Control register (write the PHY address and Register address),
The AN Advertisement register is at offset address 0x04 from the TBI’s address. (in this case 0x10)
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
The PHY Status control register is at address 0x1 and in this case the PHY Address is 0x10.
The Control register is at offset address 0x00 from the TBI’s address. (in this case 0x10)
Write to MII Mgmt Control with 16-bit data intended for TBI’s AN Advertisement register,
(Uses the PHY address (2) and Register address (2) placed in MIIMADD register),
Perform an MII Mgmt read cycle to verify state of TBI Control Register(0ptional)
Writing to MII Mgmt Control with 16-bit data intended for TBI’s Control register,
Table 15-165. RTBI Mode Register Initialization Steps (continued)
(Uses the TBI address and Register address placed in MIIMADD register),
read the MIIMSTAT and look for AN Enable and other bit information.
MIIMSTAT ---> [0000_0000_0000_0000_0000_0000_0010_0000]
MIIMIND ---> [0000_0000_0000_0000_0000_0000_0000_0000]
MIIMIND ---> [0000_0000_0000_0000_0000_0000_0000_0000]
MIIMCON[0000_0000_0000_0000_0000_0001_1010_0000]
MIIMCON[0000_0000_0000_0000_0001_0010_0000_0000]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0100]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0000]
MIIMADD[0000_0000_0000_0000_0001_0000_0000_0001]
Read MII Mgmt Indicator register and check for Busy = 0,
Read MII Mgmt Indicator register and check for Busy = 0,
read the MIIMSTAT register and check bit 10 (AN Done)
Check to see if PHY has completed Auto-Negotiation.
Perform an MII Mgmt read cycle of Status Register.
This indicates that the write cycle was completed.
This indicates that the write cycle was completed.
Check to see if MII Mgmt write is complete.
Check to see if MII Mgmt write is complete.
Perform an MII Mgmt write cycle to TBI.
Perform an MII Mgmt write cycle to TBI.
Clear MIIMCOM[Read Cycle]
Clear MIIMCOM[Read Cycle]
Set MIIMCOM[Read Cycle]
Set MIIMCOM[Read Cycle]
When MIIMIND[BUSY]=0,
When MIIMIND[BUSY]=0,
Duplex mode.
address),
Ability)
Enhanced Three-Speed Ethernet Controllers
15-203

Related parts for MPC8533EVTARJ