MPC8533EVTARJ Freescale Semiconductor, MPC8533EVTARJ Datasheet - Page 846

no-image

MPC8533EVTARJ

Manufacturer Part Number
MPC8533EVTARJ
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTARJ

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.067GHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTARJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8533EVTARJA
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
MPC8533EVTARJA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Three-Speed Ethernet Controllers
15.5.4.3.1
Figure 15-107
Table 15-111
15-116
Offset 0x00
Reset
Bits
4–5
0
1
2
3
W
R PHY
Reset
PHY Reset PHY reset. This bit is cleared by default. This bit is self-clearing.
1
Speed[0] Speed selection. This bit defaults to a cleared state and should always be cleared, which corresponds to
0
0
Enable
Name
0x02–0x03
R = Read-only, WO = Write Only, R/W = Read and Write, LH = Latches High, LL = Latches Low,
SC = Self-clearing,
AN
Address
Offset
0x0F
0x01
0x04
0x05
0x06
0x07
0x08
0x10
0x11
— Speed[0] AN Enable
0
1
describes the fields of the CR register.
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
describes the definition for the CR register.
Control Register (CR)
0 Normal operation.
1 The internal state of the TBI is reset. This in turn may change the state of the TBI link partner.
Reserved
1000 Mbps speed.Setting this field controls the speed at which the TBI operates. The table for Speed[1]
provides the appropriate encoding. Its default is bit[2] = ‘0’; bit[9] = ’1’.
Auto-negotiation enable. This bit is set by default.
0 The values programmed in bits 2, 7 and 9 determine the operating condition of the link.
1 Auto-negotiation process enabled.
Reserved
0
2
Status (SR)
Reserved
AN advertisement (ANA)
AN link partner base page ability
(ANLPBPA)
AN expansion (ANEX)
AN next page transmit (ANNPT)
AN link partner ability next page
(ANLPANP)
Extended status (EXST)
Jitter diagnostics (JD)
TBI control (TBICON)
3
1
Table 15-110. TBI MII Register Set (continued)
Figure 15-107. Control Register Definition
Table 15-111. CR Field Descriptions
0
4
Name
0
5
Reset AN Full Duplex — Speed[1]
0
6
Description
1
7
R, LH, LL
Access
R/W, R
RW, R
R, LH
R/W
R/W
R
R
R
R
8
0
1
9
2 bytes
16 bits
16 bits
16 bits
16 bits
16 bits
16 bits
16 bits
16 bits
16 bits
Size
10
0
15.5.4.3.10/15-125
0
15.5.4.3.2/15-117
15.5.4.3.2/15-117
15.5.4.3.4/15-120
15.5.4.3.5/15-121
15.5.4.3.6/15-122
15.5.4.3.7/15-123
15.5.4.3.8/15-123
15.5.4.3.9/15-124
Section/page
Freescale Semiconductor
0
Access: Read/Write
0
0
15
0

Related parts for MPC8533EVTARJ