mt9072av2 Zarlink Semiconductor, mt9072av2 Datasheet - Page 44

no-image

mt9072av2

Manufacturer Part Number
mt9072av2
Description
Octal T1/e1/j1 Framer
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9072AV2
Manufacturer:
TRIQUINT
Quantity:
56
Part Number:
MT9072AV2
Manufacturer:
ZARLINK
Quantity:
20 000
4.2
Register control bits COD1-0 (address Y02) determine the format of the PCM30 transmit and receive signals. Three
interface formats are provided including RZ dual rail, NRZ dual rail and NRZ single rail.
RZ Dual Rail - On the Transmit side the pulse width is approximately half the duration of the PCM30 bit cell
centered around the falling edge of TXCL. On the receive side RPOS and RNEG are sampled on the falling edge of
EXCLi. Note that the T2OP bit in Register Y02 (selectable for edge sampling) has no effect in RZ mode.
NRZ Dual Rail - With this format, pulses are present for the full bit cell, which allows the set-up and hold times to be
easily met. For the receiver the sampling point can be the rising edge or the falling edge of the EXCLi clock
dependent on the CLKE bit in Register Y01. The transmitted data can be output either on the rising or falling edge
of TXCL selected by the T2OP bit. TXCL is an input in T1 mode and output in E1 mode.
NRZ Single Rail - This NRZ format is not dual rail, and therefore, only requires a single output line and a single
input line (i.e., TPOS and RPOS). The T2OP bit controls the TXCL clock edge and CLKE bit controls the
RPOS/RNEG sampling.
HDB3 - Register Control bit THDB3 (address Y02) determines the PCM30 encoding in the transmit direction. The
encoding can either be HDB3 or alternate mark inversion (AMI). The RHDB3 (address Y02) bit selects the receive
HDB3 decoding.
PCM30 Voice/Data
PCM30 Timeslot
E1 Interface to the Physical Layer Device
FRAME
Channels
15
FRAME
Significant
Table 6 - PCM30 Timeslot to PCM30 Channel Relationship (E1)
Bit (First)
0
Most
TIMESLOT
BIT
0
0
1
x
• • • • • • • •
BIT
2
TIMESLOT
Figure 6 - PCM30 Format (E1)
Zarlink Semiconductor Inc.
1
BIT
3
1 2 3...15
1 2 3...15
2.0 ms
MT9072
BIT
(8/2.048) µs
4
44
• • • •
BIT
5
125 µs
BIT
6
FRAME
14
BIT
7
16
x
TIMESLOT
BIT
30
8
FRAME
15
Least
Significant
Bit (Last)
TIMESLOT
17 18 19...31
16 17 18...30
31
FRAME
0
Data Sheet

Related parts for mt9072av2