HD6417751RF240V Renesas Electronics America, HD6417751RF240V Datasheet - Page 1077

MPU 1.5/3.3V 0K PB-FREE 256-QFP

HD6417751RF240V

Manufacturer Part Number
HD6417751RF240V
Description
MPU 1.5/3.3V 0K PB-FREE 256-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417751RF240V

Core Processor
SH-4
Core Size
32-Bit
Speed
240MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
39
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-QFP Exposed Pad, 256-eQFP, 256-HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417751RF240V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
22.11
The PCIC version management is written in the revision ID (8 bits) of the PCI configuration
register 2 (PCICONF2).
22.12
22.12.1 Notes on Arbiter Interrupt Usage (SH7751 Only)
When the PCIC function of the SH7751 is employed as a host with an arbitration function, care
must be exercised as follows with regard to the target bus timeout interrupt and master bus timeout
interrupt in the PCI arbiter interrupt register (PCIAINT).
Description: On the SH7751, notification of violations of the 16-clock rule or 8-clock rule for
external PCI devices (target latency and master data latency clock cycle limitations under the PCI
2.1 specification) are provided by setting bit 12 (target bus timeout interrupt) or bit 11 (master bus
timeout interrupt) in the PCI arbiter interrupt register (PCIAINT) of the PCIC. However, on the
SH7751 these clock cycle limitations are set to one clock cycle fewer than the values defined in
the PCI 2.1 specification.
In other words, in the timings described in 1. and 2. below, even though the target latency or
master data latency of the external PCI device does not violate the 16-clock rule or 8-clock rule
according to the PCI 2.1 specification, the SH7751 judges that a 16-clock rule or 8-clock rule
violation has occurred and sets to 1 bit 12 (target bus timeout interrupt) or bit 11 (master bus
timeout interrupt) in the PCI arbiter interrupt register (PCIAINT).
1. Target latency: A target bus timeout interrupt occurs (see figures 22.24 and 22.25).
2. Master data latency: A master bus timeout interrupt occurs (see figures 22.26 and 22.27).
Workarounds: When the PCIC function of the SH7751 is employed as a host with an arbitration
function, and an external device is connected that employs the full number of clock cycles
permitted under the 16-clock rule or 8-clock rule, use the PCI arbiter interrupt mask register
(PCIAINTM) to mask the bus timeout interrupts in the PCI arbiter interrupt register (PCIAINT).
During the first data transfer, the external PCI device functioning as the target asserts TRDY or
STOP at the sixteenth clock cycle after the data transfer request from the master device
(FRAME asserted). Alternately, during the second or a subsequent data transfer, it asserts
TRDY or STOP at the eighth clock cycle after the immediately preceding data phase.
The external PCI device functioning as the master acquires the bus and asserts FRAME, then
asserts IRDY at the eighth clock cycle during the first data transfer. Alternately, during the
second or a subsequent data transfer, it asserts IRDY at the eighth clock cycle after the
immediately preceding data phase.
Usage Notes
Version Management
Rev.4.00 Oct. 10, 2008 Page 977 of 1122
22. PCI Controller (PCIC)
REJ09B0370-0400

Related parts for HD6417751RF240V