HD6417751RF240V Renesas Electronics America, HD6417751RF240V Datasheet - Page 986

MPU 1.5/3.3V 0K PB-FREE 256-QFP

HD6417751RF240V

Manufacturer Part Number
HD6417751RF240V
Description
MPU 1.5/3.3V 0K PB-FREE 256-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417751RF240V

Core Processor
SH-4
Core Size
32-Bit
Speed
240MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
39
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-QFP Exposed Pad, 256-eQFP, 256-HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417751RF240V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
22. PCI Controller (PCIC)
Bit 6—Bus Master Arbitration (BMABT): Controls the PCI bus arbitration mode of the PCIC
when the PCIC is operating as the host. When the PCIC is non-host, the value of this bit is
ignored.
Bit 6: BMABT
0
1
Bit 5—Mode 10 Pin Monitor (MD10): Monitors the PCIREQ3/MD10 pin value in a power-on
reset by means of the RESET pin.
Bit 5: MD10
0
1
Bit 4—Mode 9 Pin Monitor (MD9): Monitors the PCIREQ2/MD9 pin value in a power-on reset
by means of the RESET pin.
Bit 4: MD9
0
1
Bit 3—SERR Output (SERR): Software control of SERR output. This bit is valid only when bit
8 (SER) of the PCICONFI register is “1”. When “1” is written to this bit, SERR is asserted for 1
clock. This bit always returns “0” when read. Used when the PCIC is not the host. If used when
the PCIC is the host, an SERR assert interrupt is generated to the CPU.
Bit 3: SERR
0
1
Rev.4.00 Oct. 10, 2008 Page 886 of 1122
REJ09B0370-0400
Description
Fixed priority order (device 0 (PCIC) > device 1 > device 2 > device 3 >
device 4)
Pseudo round-ribbon (The priority level of the device with bus privileges is
set lowest at the next access.)
Description
Host bridge function (arbitration) enabled
Host bridge function disabled
Description
PCICLK used as PCI clock
Feedback input clock from CKIO used as PCI clock
Description
SERR pin at Hi-Z (driven to High by pull-up resistor)
Assert SERR (Low output)
(Initial value)
(Initial value)

Related parts for HD6417751RF240V