HD6417751RF240V Renesas Electronics America, HD6417751RF240V Datasheet - Page 42

MPU 1.5/3.3V 0K PB-FREE 256-QFP

HD6417751RF240V

Manufacturer Part Number
HD6417751RF240V
Description
MPU 1.5/3.3V 0K PB-FREE 256-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417751RF240V

Core Processor
SH-4
Core Size
32-Bit
Speed
240MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
39
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-QFP Exposed Pad, 256-eQFP, 256-HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417751RF240V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Rev.4.00 Oct. 10, 2008 Page xl of xcviii
REJ09B0370-0400
Item
22.2.24 PCI Arbiter
Interrupt Register
(PCIAINT)
22.2.25 PCI Arbiter
Interrupt Mask Register
(PCIAINTM)
22.2.29 PCI DMA
Transfer Local Bus Start
Address Register [3:0]
(PCIDLA [3:0])
22.2.30 PCI DMA
Transfer Counter
Register [3:0] (PCIDTC
[3:0])
22.2.31 PCIDMA
Control Register
[3:0](PCIDCR[3:0])
22.2.36 PCI Power
Management Interrupt
Mask Register
(PCIPINTM)
Page
901
902
907, 908 Description amended
909
910
920
Revision (See Manual for Details)
Description amended of Bit 0
Bit 0—Read Data Parity Error Interrupt (DPERR_RD): Indicates
the detection of the assertion of PERR in a data read operation
when a device other than the PCIC is operating as the bus
master.
Description amended
The PCI arbiter interrupt mask register (PCIAINTM) sets
interrupt masks for the individual interrupts that occur due to
errors generated during PCI transfers performed by other PCI
devices when the PCIC is operating as the host with the
arbitration function. It is a 32-bit register that is readable and
writable from both the peripheral bus and the PCI bus. Each bit
is set to 0 to disable the respective interrupt, or 1 to enable that
interrupt.
The transfer address of a byte boundary or character boundary
can be set, but the 2 least significant bits of the register are
ignored, and the data of the longword boundary is transferred.
Note that the local bus starting address set in this register is the
external address of the SH bus.
Bits 28 to 0—DMA Transfer Local Bus Starting Address
(PDLA28 to 0): These bits set the starting address of the local
bus (external address of SH bus) for DMA transfer. Bits 28 to
26 indicate the local bus area.
Description amended
Bits 25 to 0—DMA Transfer Byte Count (PTC25 to 0): Specify
the number of bytes in DMA transfer. The maximum number of
transfer bits are 64 MB (when set to H'00000000).
Description amended
When setting the DMASTOP bit, do not write 1 to the
DMASTART bit. Also, write the same setting at the start of
transfer to the DMAIM, DMAIS, LAHOLD, IOSEL and DIR bits.
Description amended
Bit 1—Power State D3 (DPERR_WT): Transition request to
power-down mode interrupt mask for this LSI.
Bit 0—Power State D0 (DPERR_RD): Restore from power-
down mode interrupt mask for this LSI.

Related parts for HD6417751RF240V