DF2398TE20 Renesas Electronics America, DF2398TE20 Datasheet - Page 189

IC H8S MCU FLASH 256K 120TQFP

DF2398TE20

Manufacturer Part Number
DF2398TE20
Description
IC H8S MCU FLASH 256K 120TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheets

Specifications of DF2398TE20

Core Processor
H8S/2000
Core Size
16-Bit
Speed
20MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
87
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
120-TQFP, 120-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2398TE20
HD64F2398TE20

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2398TE20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
6.10
6.10.1
The H8S/2357 Group can release the external bus in response to a bus request from an external device. In the external bus
released state, the internal bus master continues to operate as long as there is no external access.
If an internal bus master wants to make an external access in the external bus released state, or if a refresh request is
generated, it can issue a bus request off-chip.
6.10.2
In external expansion mode, the bus can be released to an external device by setting the BRLE bit in BCRL to 1. Driving
the BREQ pin low issues an external bus request to the H8S/2357 Group. When the BREQ pin is sampled, at the
prescribed timing the BACK pin is driven low, and the address bus, data bus, and bus control signals are placed in the
high-impedance state, establishing the external bus-released state.
In the external bus released state, an internal bus master can perform accesses using the internal bus. When an internal bus
master wants to make an external access, it temporarily defers activation of the bus cycle, and waits for the bus request
from the external bus master to be dropped. Even if a refresh request is generated in the external bus released state,
refresh control is deferred until the external bus master drops the bus request.
If the BREQOE bit in BCRL is set to 1, when an internal bus master wants to make an external access in the external bus
released state, or when a refresh request is generated, the BREQO pin is driven low and a request can be made off-chip to
drop the bus request.
When the BREQ pin is driven high, the BACK pin is driven high at the prescribed timing and the external bus released
state is terminated.
If an external bus release request and external access occur simultaneously, the order of priority is as follows:
If a refresh request and external bus release request occur simultaneously, the order of priority is as follows:
As a refresh and an external access by an internal bus master can be executed simultaneously, there is no relative order of
priority for these two operations.
Bus Release
Overview
Operation
(High) External bus release > Internal bus master external access (Low)
(High) Refresh > External bus release (Low)
Rev.6.00 Oct.28.2004 page 159 of 1016
REJ09B0138-0600H

Related parts for DF2398TE20