DF2398TE20 Renesas Electronics America, DF2398TE20 Datasheet - Page 80

IC H8S MCU FLASH 256K 120TQFP

DF2398TE20

Manufacturer Part Number
DF2398TE20
Description
IC H8S MCU FLASH 256K 120TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheets

Specifications of DF2398TE20

Core Processor
H8S/2000
Core Size
16-Bit
Speed
20MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
87
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
120-TQFP, 120-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2398TE20
HD64F2398TE20

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2398TE20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Figure 2-13 shows the stack after exception handling ends.
2.8.4
In this state the CPU executes program instructions in sequence.
2.8.5
This is a state in which the bus has been released in response to a bus request from a bus master other than the CPU. While
the bus is released, the CPU halts.
There is two more bus masters in addition to the CPU: the DMA contraler (DMAC) and data transfer controller (DTC).
For further details, refer to section 6, Bus Controller.
2.8.6
The power-down state includes both modes in which the CPU stops operating and modes in which the CPU does not stop.
There are three modes in which the CPU stops operating: sleep mode, software standby mode, and hardware standby
mode. There are also two other power-down modes: medium-speed mode, and module stop mode. In medium-speed mode
the CPU and other bus masters operate on a medium-speed clock. Module stop mode permits halting of the operation of
individual modules, other than the CPU. For details, refer to section 21, Power-Down Modes.
(1) Sleep Mode: A transition to sleep mode is made if the SLEEP instruction is executed while the software standby bit
(SSBY) in the standby control register (SBYCR) is cleared to 0. In sleep mode, CPU operations stop immediately after
execution of the SLEEP instruction. The contents of CPU registers are retained.
(2) Software Standby Mode: A transition to software standby mode is made if the SLEEP instruction is executed while
the SSBY bit in SBYCR is set to 1. In software standby mode, the CPU and clock halt and all MCU operations stop. As
long as a specified voltage is supplied, the contents of CPU registers and on-chip RAM are retained. The I/O ports also
remain in their existing states.
Rev.6.00 Oct.28.2004 page 50 of 1016
REJ09B0138-0600H
Program Execution State
Bus-Released State
Power-Down State
Advanced mode
SP
Note: *Ignored when returning.
(c) Interrupt control mode 0
Figure 2-13 Stack Structure after Exception Handling (Examples)
(24 bits)
CCR
PC
SP
(d) Interrupt control mode 2
Reserved*
(24 bits)
CCR
EXR
PC

Related parts for DF2398TE20