MC9S12G FREESCALE [Freescale Semiconductor, Inc], MC9S12G Datasheet - Page 572

no-image

MC9S12G

Manufacturer Part Number
MC9S12G
Description
Ignores external trigger. Performs one conversion sequence and stops.
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12G128MLH
Manufacturer:
ROHM
Quantity:
1 200
Part Number:
MC9S12G128MLH
Manufacturer:
FREESCALE
Quantity:
1 500
Part Number:
MC9S12G128MLH
Manufacturer:
FREESCALE
Quantity:
1 500
Part Number:
MC9S12G128MLL
Manufacturer:
AVAGO
Quantity:
2 300
Part Number:
MC9S12G128MLL
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC9S12G128MLL
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC9S12G192CLL
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC9S12GC128GFU2
Quantity:
69
Part Number:
MC9S12GC128MFUE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Serial Communication Interface (S12SCIV5)
18.3.2.3
Read: Anytime, if AMAP = 1
Write: Anytime, if AMAP = 1
18.3.2.4
Read: Anytime, if AMAP = 1
Write: Anytime, if AMAP = 1
572
Module Base + 0x0000
Module Base + 0x0001
RXEDGIF
BERRIF
BERRV
Reset
BKDIF
Reset
Field
This document is valid for the S12G96 and the S12G128 device. All information related to other devices is preliminary.
7
2
1
0
W
W
R
R
RXEDGIF
RXEDGIE
Receive Input Active Edge Interrupt Flag — RXEDGIF is asserted, if an active edge (falling if RXPOL = 0,
rising if RXPOL = 1) on the RXD input occurs. RXEDGIF bit is cleared by writing a “1” to it.
0 No active receive on the receive input has occurred
1 An active edge on the receive input has occurred
Bit Error Value — BERRV reflects the state of the RXD input when the bit error detect circuitry is enabled and
a mismatch to the expected value happened. The value is only meaningful, if BERRIF = 1.
0 A low input was sampled, when a high was expected
1 A high input reassembled, when a low was expected
Bit Error Interrupt Flag — BERRIF is asserted, when the bit error detect circuitry is enabled and if the value
sampled at the RXD input does not match the transmitted value. If the BERRIE interrupt enable bit is set an
interrupt will be generated. The BERRIF bit is cleared by writing a “1” to it.
0 No mismatch detected
1 A mismatch has occurred
Break Detect Interrupt Flag — BKDIF is asserted, if the break detect circuitry is enabled and a break signal is
received. If the BKDIE interrupt enable bit is set an interrupt will be generated. The BKDIF bit is cleared by writing
a “1” to it.
0 No break signal was received
1 A break signal was received
SCI Alternative Status Register 1 (SCIASR1)
SCI Alternative Control Register 1 (SCIACR1)
0
0
7
7
Figure 18-7. SCI Alternative Control Register 1 (SCIACR1)
Figure 18-6. SCI Alternative Status Register 1 (SCIASR1)
= Unimplemented or Reserved
= Unimplemented or Reserved
0
0
0
0
6
6
MC9S12G Family Reference Manual,
Table 18-6. SCIASR1 Field Descriptions
5
0
0
5
0
0
0
0
0
0
4
4
Description
0
0
0
0
3
3
Rev.1.01
BERRV
2
0
2
0
0
BERRIF
BERRIE
Freescale Semiconductor
0
0
1
1
BKDIF
BKDIE
0
0
0
0

Related parts for MC9S12G